imx31_ccm.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * IMX31 Clock Control Module
  3. *
  4. * Copyright (C) 2012 NICTA
  5. * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
  6. *
  7. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  8. * See the COPYING file in the top-level directory.
  9. *
  10. * To get the timer frequencies right, we need to emulate at least part of
  11. * the i.MX31 CCM.
  12. */
  13. #include "hw/misc/imx31_ccm.h"
  14. #define CKIH_FREQ 26000000 /* 26MHz crystal input */
  15. #ifndef DEBUG_IMX31_CCM
  16. #define DEBUG_IMX31_CCM 0
  17. #endif
  18. #define DPRINTF(fmt, args...) \
  19. do { \
  20. if (DEBUG_IMX31_CCM) { \
  21. fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX31_CCM, \
  22. __func__, ##args); \
  23. } \
  24. } while (0)
  25. static char const *imx31_ccm_reg_name(uint32_t reg)
  26. {
  27. static char unknown[20];
  28. switch (reg) {
  29. case IMX31_CCM_CCMR_REG:
  30. return "CCMR";
  31. case IMX31_CCM_PDR0_REG:
  32. return "PDR0";
  33. case IMX31_CCM_PDR1_REG:
  34. return "PDR1";
  35. case IMX31_CCM_RCSR_REG:
  36. return "RCSR";
  37. case IMX31_CCM_MPCTL_REG:
  38. return "MPCTL";
  39. case IMX31_CCM_UPCTL_REG:
  40. return "UPCTL";
  41. case IMX31_CCM_SPCTL_REG:
  42. return "SPCTL";
  43. case IMX31_CCM_COSR_REG:
  44. return "COSR";
  45. case IMX31_CCM_CGR0_REG:
  46. return "CGR0";
  47. case IMX31_CCM_CGR1_REG:
  48. return "CGR1";
  49. case IMX31_CCM_CGR2_REG:
  50. return "CGR2";
  51. case IMX31_CCM_WIMR_REG:
  52. return "WIMR";
  53. case IMX31_CCM_LDC_REG:
  54. return "LDC";
  55. case IMX31_CCM_DCVR0_REG:
  56. return "DCVR0";
  57. case IMX31_CCM_DCVR1_REG:
  58. return "DCVR1";
  59. case IMX31_CCM_DCVR2_REG:
  60. return "DCVR2";
  61. case IMX31_CCM_DCVR3_REG:
  62. return "DCVR3";
  63. case IMX31_CCM_LTR0_REG:
  64. return "LTR0";
  65. case IMX31_CCM_LTR1_REG:
  66. return "LTR1";
  67. case IMX31_CCM_LTR2_REG:
  68. return "LTR2";
  69. case IMX31_CCM_LTR3_REG:
  70. return "LTR3";
  71. case IMX31_CCM_LTBR0_REG:
  72. return "LTBR0";
  73. case IMX31_CCM_LTBR1_REG:
  74. return "LTBR1";
  75. case IMX31_CCM_PMCR0_REG:
  76. return "PMCR0";
  77. case IMX31_CCM_PMCR1_REG:
  78. return "PMCR1";
  79. case IMX31_CCM_PDR2_REG:
  80. return "PDR2";
  81. default:
  82. sprintf(unknown, "[%d ?]", reg);
  83. return unknown;
  84. }
  85. }
  86. static const VMStateDescription vmstate_imx31_ccm = {
  87. .name = TYPE_IMX31_CCM,
  88. .version_id = 2,
  89. .minimum_version_id = 2,
  90. .fields = (VMStateField[]) {
  91. VMSTATE_UINT32_ARRAY(reg, IMX31CCMState, IMX31_CCM_MAX_REG),
  92. VMSTATE_END_OF_LIST()
  93. },
  94. };
  95. static uint32_t imx31_ccm_get_pll_ref_clk(IMXCCMState *dev)
  96. {
  97. uint32_t freq = 0;
  98. IMX31CCMState *s = IMX31_CCM(dev);
  99. if ((s->reg[IMX31_CCM_CCMR_REG] & CCMR_PRCS) == 2) {
  100. if (s->reg[IMX31_CCM_CCMR_REG] & CCMR_FPME) {
  101. freq = CKIL_FREQ;
  102. if (s->reg[IMX31_CCM_CCMR_REG] & CCMR_FPMF) {
  103. freq *= 1024;
  104. }
  105. }
  106. } else {
  107. freq = CKIH_FREQ;
  108. }
  109. DPRINTF("freq = %d\n", freq);
  110. return freq;
  111. }
  112. static uint32_t imx31_ccm_get_mpll_clk(IMXCCMState *dev)
  113. {
  114. uint32_t freq;
  115. IMX31CCMState *s = IMX31_CCM(dev);
  116. freq = imx_ccm_calc_pll(s->reg[IMX31_CCM_MPCTL_REG],
  117. imx31_ccm_get_pll_ref_clk(dev));
  118. DPRINTF("freq = %d\n", freq);
  119. return freq;
  120. }
  121. static uint32_t imx31_ccm_get_mcu_main_clk(IMXCCMState *dev)
  122. {
  123. uint32_t freq;
  124. IMX31CCMState *s = IMX31_CCM(dev);
  125. if ((s->reg[IMX31_CCM_CCMR_REG] & CCMR_MDS) ||
  126. !(s->reg[IMX31_CCM_CCMR_REG] & CCMR_MPE)) {
  127. freq = imx31_ccm_get_pll_ref_clk(dev);
  128. } else {
  129. freq = imx31_ccm_get_mpll_clk(dev);
  130. }
  131. DPRINTF("freq = %d\n", freq);
  132. return freq;
  133. }
  134. static uint32_t imx31_ccm_get_mcu_clk(IMXCCMState *dev)
  135. {
  136. uint32_t freq;
  137. IMX31CCMState *s = IMX31_CCM(dev);
  138. freq = imx31_ccm_get_mcu_main_clk(dev)
  139. / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], MCU));
  140. DPRINTF("freq = %d\n", freq);
  141. return freq;
  142. }
  143. static uint32_t imx31_ccm_get_hsp_clk(IMXCCMState *dev)
  144. {
  145. uint32_t freq;
  146. IMX31CCMState *s = IMX31_CCM(dev);
  147. freq = imx31_ccm_get_mcu_main_clk(dev)
  148. / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], HSP));
  149. DPRINTF("freq = %d\n", freq);
  150. return freq;
  151. }
  152. static uint32_t imx31_ccm_get_hclk_clk(IMXCCMState *dev)
  153. {
  154. uint32_t freq;
  155. IMX31CCMState *s = IMX31_CCM(dev);
  156. freq = imx31_ccm_get_mcu_main_clk(dev)
  157. / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], MAX));
  158. DPRINTF("freq = %d\n", freq);
  159. return freq;
  160. }
  161. static uint32_t imx31_ccm_get_ipg_clk(IMXCCMState *dev)
  162. {
  163. uint32_t freq;
  164. IMX31CCMState *s = IMX31_CCM(dev);
  165. freq = imx31_ccm_get_hclk_clk(dev)
  166. / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], IPG));
  167. DPRINTF("freq = %d\n", freq);
  168. return freq;
  169. }
  170. static uint32_t imx31_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock)
  171. {
  172. uint32_t freq = 0;
  173. switch (clock) {
  174. case NOCLK:
  175. break;
  176. case CLK_MCU:
  177. freq = imx31_ccm_get_mcu_clk(dev);
  178. break;
  179. case CLK_HSP:
  180. freq = imx31_ccm_get_hsp_clk(dev);
  181. break;
  182. case CLK_IPG:
  183. freq = imx31_ccm_get_ipg_clk(dev);
  184. break;
  185. case CLK_32k:
  186. freq = CKIL_FREQ;
  187. break;
  188. default:
  189. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n",
  190. TYPE_IMX31_CCM, __func__, clock);
  191. break;
  192. }
  193. DPRINTF("Clock = %d) = %d\n", clock, freq);
  194. return freq;
  195. }
  196. static void imx31_ccm_reset(DeviceState *dev)
  197. {
  198. IMX31CCMState *s = IMX31_CCM(dev);
  199. DPRINTF("()\n");
  200. memset(s->reg, 0, sizeof(uint32_t) * IMX31_CCM_MAX_REG);
  201. s->reg[IMX31_CCM_CCMR_REG] = 0x074b0b7d;
  202. s->reg[IMX31_CCM_PDR0_REG] = 0xff870b48;
  203. s->reg[IMX31_CCM_PDR1_REG] = 0x49fcfe7f;
  204. s->reg[IMX31_CCM_RCSR_REG] = 0x007f0000;
  205. s->reg[IMX31_CCM_MPCTL_REG] = 0x04001800;
  206. s->reg[IMX31_CCM_UPCTL_REG] = 0x04051c03;
  207. s->reg[IMX31_CCM_SPCTL_REG] = 0x04043001;
  208. s->reg[IMX31_CCM_COSR_REG] = 0x00000280;
  209. s->reg[IMX31_CCM_CGR0_REG] = 0xffffffff;
  210. s->reg[IMX31_CCM_CGR1_REG] = 0xffffffff;
  211. s->reg[IMX31_CCM_CGR2_REG] = 0xffffffff;
  212. s->reg[IMX31_CCM_WIMR_REG] = 0xffffffff;
  213. s->reg[IMX31_CCM_LTR1_REG] = 0x00004040;
  214. s->reg[IMX31_CCM_PMCR0_REG] = 0x80209828;
  215. s->reg[IMX31_CCM_PMCR1_REG] = 0x00aa0000;
  216. s->reg[IMX31_CCM_PDR2_REG] = 0x00000285;
  217. }
  218. static uint64_t imx31_ccm_read(void *opaque, hwaddr offset, unsigned size)
  219. {
  220. uint32_t value = 0;
  221. IMX31CCMState *s = (IMX31CCMState *)opaque;
  222. if ((offset >> 2) < IMX31_CCM_MAX_REG) {
  223. value = s->reg[offset >> 2];
  224. } else {
  225. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  226. HWADDR_PRIx "\n", TYPE_IMX31_CCM, __func__, offset);
  227. }
  228. DPRINTF("reg[%s] => 0x%" PRIx32 "\n", imx31_ccm_reg_name(offset >> 2),
  229. value);
  230. return (uint64_t)value;
  231. }
  232. static void imx31_ccm_write(void *opaque, hwaddr offset, uint64_t value,
  233. unsigned size)
  234. {
  235. IMX31CCMState *s = (IMX31CCMState *)opaque;
  236. DPRINTF("reg[%s] <= 0x%" PRIx32 "\n", imx31_ccm_reg_name(offset >> 2),
  237. (uint32_t)value);
  238. switch (offset >> 2) {
  239. case IMX31_CCM_CCMR_REG:
  240. s->reg[IMX31_CCM_CCMR_REG] = CCMR_FPMF | (value & 0x3b6fdfff);
  241. break;
  242. case IMX31_CCM_PDR0_REG:
  243. s->reg[IMX31_CCM_PDR0_REG] = value & 0xff9f3fff;
  244. break;
  245. case IMX31_CCM_PDR1_REG:
  246. s->reg[IMX31_CCM_PDR1_REG] = value;
  247. break;
  248. case IMX31_CCM_MPCTL_REG:
  249. s->reg[IMX31_CCM_MPCTL_REG] = value & 0xbfff3fff;
  250. break;
  251. case IMX31_CCM_SPCTL_REG:
  252. s->reg[IMX31_CCM_SPCTL_REG] = value & 0xbfff3fff;
  253. break;
  254. case IMX31_CCM_CGR0_REG:
  255. s->reg[IMX31_CCM_CGR0_REG] = value;
  256. break;
  257. case IMX31_CCM_CGR1_REG:
  258. s->reg[IMX31_CCM_CGR1_REG] = value;
  259. break;
  260. case IMX31_CCM_CGR2_REG:
  261. s->reg[IMX31_CCM_CGR2_REG] = value;
  262. break;
  263. default:
  264. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  265. HWADDR_PRIx "\n", TYPE_IMX31_CCM, __func__, offset);
  266. break;
  267. }
  268. }
  269. static const struct MemoryRegionOps imx31_ccm_ops = {
  270. .read = imx31_ccm_read,
  271. .write = imx31_ccm_write,
  272. .endianness = DEVICE_NATIVE_ENDIAN,
  273. .valid = {
  274. /*
  275. * Our device would not work correctly if the guest was doing
  276. * unaligned access. This might not be a limitation on the real
  277. * device but in practice there is no reason for a guest to access
  278. * this device unaligned.
  279. */
  280. .min_access_size = 4,
  281. .max_access_size = 4,
  282. .unaligned = false,
  283. },
  284. };
  285. static void imx31_ccm_init(Object *obj)
  286. {
  287. DeviceState *dev = DEVICE(obj);
  288. SysBusDevice *sd = SYS_BUS_DEVICE(obj);
  289. IMX31CCMState *s = IMX31_CCM(obj);
  290. memory_region_init_io(&s->iomem, OBJECT(dev), &imx31_ccm_ops, s,
  291. TYPE_IMX31_CCM, 0x1000);
  292. sysbus_init_mmio(sd, &s->iomem);
  293. }
  294. static void imx31_ccm_class_init(ObjectClass *klass, void *data)
  295. {
  296. DeviceClass *dc = DEVICE_CLASS(klass);
  297. IMXCCMClass *ccm = IMX_CCM_CLASS(klass);
  298. dc->reset = imx31_ccm_reset;
  299. dc->vmsd = &vmstate_imx31_ccm;
  300. dc->desc = "i.MX31 Clock Control Module";
  301. ccm->get_clock_frequency = imx31_ccm_get_clock_frequency;
  302. }
  303. static const TypeInfo imx31_ccm_info = {
  304. .name = TYPE_IMX31_CCM,
  305. .parent = TYPE_IMX_CCM,
  306. .instance_size = sizeof(IMX31CCMState),
  307. .instance_init = imx31_ccm_init,
  308. .class_init = imx31_ccm_class_init,
  309. };
  310. static void imx31_ccm_register_types(void)
  311. {
  312. type_register_static(&imx31_ccm_info);
  313. }
  314. type_init(imx31_ccm_register_types)