imx_rngc.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Freescale i.MX RNGC emulation
  3. *
  4. * Copyright (C) 2020 Martin Kaiser <martin@kaiser.cx>
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  7. * See the COPYING file in the top-level directory.
  8. *
  9. * This driver provides the minimum functionality to initialize and seed
  10. * an rngc and to read random numbers. The rngb that is found in imx25
  11. * chipsets is also supported.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "qemu/main-loop.h"
  15. #include "qemu/module.h"
  16. #include "qemu/guest-random.h"
  17. #include "hw/irq.h"
  18. #include "hw/misc/imx_rngc.h"
  19. #include "migration/vmstate.h"
  20. #define RNGC_NAME "i.MX RNGC"
  21. #define RNGC_VER_ID 0x00
  22. #define RNGC_COMMAND 0x04
  23. #define RNGC_CONTROL 0x08
  24. #define RNGC_STATUS 0x0C
  25. #define RNGC_FIFO 0x14
  26. /* These version info are reported by the rngb in an imx258 chip. */
  27. #define RNG_TYPE_RNGB 0x1
  28. #define V_MAJ 0x2
  29. #define V_MIN 0x40
  30. #define RNGC_CMD_BIT_SW_RST 0x40
  31. #define RNGC_CMD_BIT_CLR_ERR 0x20
  32. #define RNGC_CMD_BIT_CLR_INT 0x10
  33. #define RNGC_CMD_BIT_SEED 0x02
  34. #define RNGC_CMD_BIT_SELF_TEST 0x01
  35. #define RNGC_CTRL_BIT_MASK_ERR 0x40
  36. #define RNGC_CTRL_BIT_MASK_DONE 0x20
  37. #define RNGC_CTRL_BIT_AUTO_SEED 0x10
  38. /* the current status for self-test and seed operations */
  39. #define OP_IDLE 0
  40. #define OP_RUN 1
  41. #define OP_DONE 2
  42. static uint64_t imx_rngc_read(void *opaque, hwaddr offset, unsigned size)
  43. {
  44. IMXRNGCState *s = IMX_RNGC(opaque);
  45. uint64_t val = 0;
  46. switch (offset) {
  47. case RNGC_VER_ID:
  48. val |= RNG_TYPE_RNGB << 28 | V_MAJ << 8 | V_MIN;
  49. break;
  50. case RNGC_COMMAND:
  51. if (s->op_seed == OP_RUN) {
  52. val |= RNGC_CMD_BIT_SEED;
  53. }
  54. if (s->op_self_test == OP_RUN) {
  55. val |= RNGC_CMD_BIT_SELF_TEST;
  56. }
  57. break;
  58. case RNGC_CONTROL:
  59. /*
  60. * The CTL_ACC and VERIF_MODE bits are not supported yet.
  61. * They read as 0.
  62. */
  63. val |= s->mask;
  64. if (s->auto_seed) {
  65. val |= RNGC_CTRL_BIT_AUTO_SEED;
  66. }
  67. /*
  68. * We don't have an internal fifo like the real hardware.
  69. * There's no need for strategy to handle fifo underflows.
  70. * We return the FIFO_UFLOW_RESPONSE bits as 0.
  71. */
  72. break;
  73. case RNGC_STATUS:
  74. /*
  75. * We never report any statistics test or self-test errors or any
  76. * other errors. STAT_TEST_PF, ST_PF and ERROR are always 0.
  77. */
  78. /*
  79. * We don't have an internal fifo, see above. Therefore, we
  80. * report back the default fifo size (5 32-bit words) and
  81. * indicate that our fifo is always full.
  82. */
  83. val |= 5 << 12 | 5 << 8;
  84. /* We always have a new seed available. */
  85. val |= 1 << 6;
  86. if (s->op_seed == OP_DONE) {
  87. val |= 1 << 5;
  88. }
  89. if (s->op_self_test == OP_DONE) {
  90. val |= 1 << 4;
  91. }
  92. if (s->op_seed == OP_RUN || s->op_self_test == OP_RUN) {
  93. /*
  94. * We're busy if self-test is running or if we're
  95. * seeding the prng.
  96. */
  97. val |= 1 << 1;
  98. } else {
  99. /*
  100. * We're ready to provide secure random numbers whenever
  101. * we're not busy.
  102. */
  103. val |= 1;
  104. }
  105. break;
  106. case RNGC_FIFO:
  107. qemu_guest_getrandom_nofail(&val, sizeof(val));
  108. break;
  109. }
  110. return val;
  111. }
  112. static void imx_rngc_do_reset(IMXRNGCState *s)
  113. {
  114. s->op_self_test = OP_IDLE;
  115. s->op_seed = OP_IDLE;
  116. s->mask = 0;
  117. s->auto_seed = false;
  118. }
  119. static void imx_rngc_write(void *opaque, hwaddr offset, uint64_t value,
  120. unsigned size)
  121. {
  122. IMXRNGCState *s = IMX_RNGC(opaque);
  123. switch (offset) {
  124. case RNGC_COMMAND:
  125. if (value & RNGC_CMD_BIT_SW_RST) {
  126. imx_rngc_do_reset(s);
  127. }
  128. /*
  129. * For now, both CLR_ERR and CLR_INT clear the interrupt. We
  130. * don't report any errors yet.
  131. */
  132. if (value & (RNGC_CMD_BIT_CLR_ERR | RNGC_CMD_BIT_CLR_INT)) {
  133. qemu_irq_lower(s->irq);
  134. }
  135. if (value & RNGC_CMD_BIT_SEED) {
  136. s->op_seed = OP_RUN;
  137. qemu_bh_schedule(s->seed_bh);
  138. }
  139. if (value & RNGC_CMD_BIT_SELF_TEST) {
  140. s->op_self_test = OP_RUN;
  141. qemu_bh_schedule(s->self_test_bh);
  142. }
  143. break;
  144. case RNGC_CONTROL:
  145. /*
  146. * The CTL_ACC and VERIF_MODE bits are not supported yet.
  147. * We ignore them if they're set by the caller.
  148. */
  149. if (value & RNGC_CTRL_BIT_MASK_ERR) {
  150. s->mask |= RNGC_CTRL_BIT_MASK_ERR;
  151. } else {
  152. s->mask &= ~RNGC_CTRL_BIT_MASK_ERR;
  153. }
  154. if (value & RNGC_CTRL_BIT_MASK_DONE) {
  155. s->mask |= RNGC_CTRL_BIT_MASK_DONE;
  156. } else {
  157. s->mask &= ~RNGC_CTRL_BIT_MASK_DONE;
  158. }
  159. if (value & RNGC_CTRL_BIT_AUTO_SEED) {
  160. s->auto_seed = true;
  161. } else {
  162. s->auto_seed = false;
  163. }
  164. break;
  165. }
  166. }
  167. static const MemoryRegionOps imx_rngc_ops = {
  168. .read = imx_rngc_read,
  169. .write = imx_rngc_write,
  170. .endianness = DEVICE_NATIVE_ENDIAN,
  171. };
  172. static void imx_rngc_self_test(void *opaque)
  173. {
  174. IMXRNGCState *s = IMX_RNGC(opaque);
  175. s->op_self_test = OP_DONE;
  176. if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) {
  177. qemu_irq_raise(s->irq);
  178. }
  179. }
  180. static void imx_rngc_seed(void *opaque)
  181. {
  182. IMXRNGCState *s = IMX_RNGC(opaque);
  183. s->op_seed = OP_DONE;
  184. if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) {
  185. qemu_irq_raise(s->irq);
  186. }
  187. }
  188. static void imx_rngc_realize(DeviceState *dev, Error **errp)
  189. {
  190. IMXRNGCState *s = IMX_RNGC(dev);
  191. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  192. memory_region_init_io(&s->iomem, OBJECT(s), &imx_rngc_ops, s,
  193. TYPE_IMX_RNGC, 0x1000);
  194. sysbus_init_mmio(sbd, &s->iomem);
  195. sysbus_init_irq(sbd, &s->irq);
  196. s->self_test_bh = qemu_bh_new_guarded(imx_rngc_self_test, s,
  197. &dev->mem_reentrancy_guard);
  198. s->seed_bh = qemu_bh_new_guarded(imx_rngc_seed, s,
  199. &dev->mem_reentrancy_guard);
  200. }
  201. static void imx_rngc_reset(DeviceState *dev)
  202. {
  203. IMXRNGCState *s = IMX_RNGC(dev);
  204. imx_rngc_do_reset(s);
  205. }
  206. static const VMStateDescription vmstate_imx_rngc = {
  207. .name = RNGC_NAME,
  208. .version_id = 1,
  209. .minimum_version_id = 1,
  210. .fields = (const VMStateField[]) {
  211. VMSTATE_UINT8(op_self_test, IMXRNGCState),
  212. VMSTATE_UINT8(op_seed, IMXRNGCState),
  213. VMSTATE_UINT8(mask, IMXRNGCState),
  214. VMSTATE_BOOL(auto_seed, IMXRNGCState),
  215. VMSTATE_END_OF_LIST()
  216. }
  217. };
  218. static void imx_rngc_class_init(ObjectClass *klass, void *data)
  219. {
  220. DeviceClass *dc = DEVICE_CLASS(klass);
  221. dc->realize = imx_rngc_realize;
  222. device_class_set_legacy_reset(dc, imx_rngc_reset);
  223. dc->desc = RNGC_NAME,
  224. dc->vmsd = &vmstate_imx_rngc;
  225. }
  226. static const TypeInfo imx_rngc_info = {
  227. .name = TYPE_IMX_RNGC,
  228. .parent = TYPE_SYS_BUS_DEVICE,
  229. .instance_size = sizeof(IMXRNGCState),
  230. .class_init = imx_rngc_class_init,
  231. };
  232. static void imx_rngc_register_types(void)
  233. {
  234. type_register_static(&imx_rngc_info);
  235. }
  236. type_init(imx_rngc_register_types)