tcg-opc.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Tiny Code Generator for QEMU
  3. *
  4. * Copyright (c) 2008 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. /*
  25. * DEF(name, oargs, iargs, cargs, flags)
  26. */
  27. /* predefined ops */
  28. DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT)
  29. DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
  30. /* variable number of parameters */
  31. DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT)
  32. DEF(br, 0, 0, 1, TCG_OPF_BB_END)
  33. #define IMPL(X) (__builtin_constant_p(X) && !(X) ? TCG_OPF_NOT_PRESENT : 0)
  34. #if TCG_TARGET_REG_BITS == 32
  35. # define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT
  36. #else
  37. # define IMPL64 TCG_OPF_64BIT
  38. #endif
  39. DEF(mov_i32, 1, 1, 0, TCG_OPF_NOT_PRESENT)
  40. DEF(movi_i32, 1, 0, 1, TCG_OPF_NOT_PRESENT)
  41. DEF(setcond_i32, 1, 2, 1, 0)
  42. DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
  43. /* load/store */
  44. DEF(ld8u_i32, 1, 1, 1, 0)
  45. DEF(ld8s_i32, 1, 1, 1, 0)
  46. DEF(ld16u_i32, 1, 1, 1, 0)
  47. DEF(ld16s_i32, 1, 1, 1, 0)
  48. DEF(ld_i32, 1, 1, 1, 0)
  49. DEF(st8_i32, 0, 2, 1, 0)
  50. DEF(st16_i32, 0, 2, 1, 0)
  51. DEF(st_i32, 0, 2, 1, 0)
  52. /* arith */
  53. DEF(add_i32, 1, 2, 0, 0)
  54. DEF(sub_i32, 1, 2, 0, 0)
  55. DEF(mul_i32, 1, 2, 0, 0)
  56. DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
  57. DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
  58. DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
  59. DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
  60. DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
  61. DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
  62. DEF(and_i32, 1, 2, 0, 0)
  63. DEF(or_i32, 1, 2, 0, 0)
  64. DEF(xor_i32, 1, 2, 0, 0)
  65. /* shifts/rotates */
  66. DEF(shl_i32, 1, 2, 0, 0)
  67. DEF(shr_i32, 1, 2, 0, 0)
  68. DEF(sar_i32, 1, 2, 0, 0)
  69. DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
  70. DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
  71. DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32))
  72. DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END)
  73. DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32))
  74. DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32))
  75. DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32))
  76. DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32))
  77. DEF(muluh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i32))
  78. DEF(mulsh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i32))
  79. DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | IMPL(TCG_TARGET_REG_BITS == 32))
  80. DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32))
  81. DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32))
  82. DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
  83. DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32))
  84. DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32))
  85. DEF(bswap16_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap16_i32))
  86. DEF(bswap32_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap32_i32))
  87. DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32))
  88. DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32))
  89. DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32))
  90. DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32))
  91. DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32))
  92. DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32))
  93. DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
  94. DEF(mov_i64, 1, 1, 0, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
  95. DEF(movi_i64, 1, 0, 1, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
  96. DEF(setcond_i64, 1, 2, 1, IMPL64)
  97. DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
  98. /* load/store */
  99. DEF(ld8u_i64, 1, 1, 1, IMPL64)
  100. DEF(ld8s_i64, 1, 1, 1, IMPL64)
  101. DEF(ld16u_i64, 1, 1, 1, IMPL64)
  102. DEF(ld16s_i64, 1, 1, 1, IMPL64)
  103. DEF(ld32u_i64, 1, 1, 1, IMPL64)
  104. DEF(ld32s_i64, 1, 1, 1, IMPL64)
  105. DEF(ld_i64, 1, 1, 1, IMPL64)
  106. DEF(st8_i64, 0, 2, 1, IMPL64)
  107. DEF(st16_i64, 0, 2, 1, IMPL64)
  108. DEF(st32_i64, 0, 2, 1, IMPL64)
  109. DEF(st_i64, 0, 2, 1, IMPL64)
  110. /* arith */
  111. DEF(add_i64, 1, 2, 0, IMPL64)
  112. DEF(sub_i64, 1, 2, 0, IMPL64)
  113. DEF(mul_i64, 1, 2, 0, IMPL64)
  114. DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
  115. DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
  116. DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
  117. DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
  118. DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
  119. DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
  120. DEF(and_i64, 1, 2, 0, IMPL64)
  121. DEF(or_i64, 1, 2, 0, IMPL64)
  122. DEF(xor_i64, 1, 2, 0, IMPL64)
  123. /* shifts/rotates */
  124. DEF(shl_i64, 1, 2, 0, IMPL64)
  125. DEF(shr_i64, 1, 2, 0, IMPL64)
  126. DEF(sar_i64, 1, 2, 0, IMPL64)
  127. DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
  128. DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
  129. DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64))
  130. /* size changing ops */
  131. DEF(ext_i32_i64, 1, 1, 0, IMPL64)
  132. DEF(extu_i32_i64, 1, 1, 0, IMPL64)
  133. DEF(extrl_i64_i32, 1, 1, 0,
  134. IMPL(TCG_TARGET_HAS_extrl_i64_i32)
  135. | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
  136. DEF(extrh_i64_i32, 1, 1, 0,
  137. IMPL(TCG_TARGET_HAS_extrh_i64_i32)
  138. | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
  139. DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | IMPL64)
  140. DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64))
  141. DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64))
  142. DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64))
  143. DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64))
  144. DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64))
  145. DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64))
  146. DEF(bswap16_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64))
  147. DEF(bswap32_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64))
  148. DEF(bswap64_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64))
  149. DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64))
  150. DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64))
  151. DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64))
  152. DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64))
  153. DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64))
  154. DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64))
  155. DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64))
  156. DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64))
  157. DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64))
  158. DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64))
  159. DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64))
  160. DEF(muluh_i64, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i64))
  161. DEF(mulsh_i64, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i64))
  162. /* QEMU specific */
  163. #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
  164. DEF(insn_start, 0, 0, 2 * TARGET_INSN_START_WORDS, TCG_OPF_NOT_PRESENT)
  165. #else
  166. DEF(insn_start, 0, 0, TARGET_INSN_START_WORDS, TCG_OPF_NOT_PRESENT)
  167. #endif
  168. DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_END)
  169. DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_END)
  170. #define TLADDR_ARGS (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS ? 1 : 2)
  171. #define DATA64_ARGS (TCG_TARGET_REG_BITS == 64 ? 1 : 2)
  172. DEF(qemu_ld_i32, 1, TLADDR_ARGS, 1,
  173. TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
  174. DEF(qemu_st_i32, 0, TLADDR_ARGS + 1, 1,
  175. TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
  176. DEF(qemu_ld_i64, DATA64_ARGS, TLADDR_ARGS, 1,
  177. TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
  178. DEF(qemu_st_i64, 0, TLADDR_ARGS + DATA64_ARGS, 1,
  179. TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
  180. #undef TLADDR_ARGS
  181. #undef DATA64_ARGS
  182. #undef IMPL
  183. #undef IMPL64
  184. #undef DEF