pm_smbus.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * PC SMBus implementation
  3. * splitted from acpi.c
  4. *
  5. * Copyright (c) 2006 Fabrice Bellard
  6. *
  7. * This library is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU Lesser General Public
  9. * License version 2 as published by the Free Software Foundation.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see
  18. * <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/hw.h"
  22. #include "hw/i2c/pm_smbus.h"
  23. #include "hw/i2c/smbus.h"
  24. /* no save/load? */
  25. #define SMBHSTSTS 0x00
  26. #define SMBHSTCNT 0x02
  27. #define SMBHSTCMD 0x03
  28. #define SMBHSTADD 0x04
  29. #define SMBHSTDAT0 0x05
  30. #define SMBHSTDAT1 0x06
  31. #define SMBBLKDAT 0x07
  32. #define STS_HOST_BUSY (1)
  33. #define STS_INTR (1<<1)
  34. #define STS_DEV_ERR (1<<2)
  35. #define STS_BUS_ERR (1<<3)
  36. #define STS_FAILED (1<<4)
  37. #define STS_SMBALERT (1<<5)
  38. #define STS_INUSE_STS (1<<6)
  39. #define STS_BYTE_DONE (1<<7)
  40. /* Signs of successfully transaction end :
  41. * ByteDoneStatus = 1 (STS_BYTE_DONE) and INTR = 1 (STS_INTR )
  42. */
  43. //#define DEBUG
  44. #ifdef DEBUG
  45. # define SMBUS_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
  46. #else
  47. # define SMBUS_DPRINTF(format, ...) do { } while (0)
  48. #endif
  49. static void smb_transaction(PMSMBus *s)
  50. {
  51. uint8_t prot = (s->smb_ctl >> 2) & 0x07;
  52. uint8_t read = s->smb_addr & 0x01;
  53. uint8_t cmd = s->smb_cmd;
  54. uint8_t addr = s->smb_addr >> 1;
  55. I2CBus *bus = s->smbus;
  56. int ret;
  57. assert(s->smb_stat & STS_HOST_BUSY);
  58. s->smb_stat &= ~STS_HOST_BUSY;
  59. SMBUS_DPRINTF("SMBus trans addr=0x%02x prot=0x%02x\n", addr, prot);
  60. /* Transaction isn't exec if STS_DEV_ERR bit set */
  61. if ((s->smb_stat & STS_DEV_ERR) != 0) {
  62. goto error;
  63. }
  64. switch(prot) {
  65. case 0x0:
  66. ret = smbus_quick_command(bus, addr, read);
  67. goto done;
  68. case 0x1:
  69. if (read) {
  70. ret = smbus_receive_byte(bus, addr);
  71. goto data8;
  72. } else {
  73. ret = smbus_send_byte(bus, addr, cmd);
  74. goto done;
  75. }
  76. case 0x2:
  77. if (read) {
  78. ret = smbus_read_byte(bus, addr, cmd);
  79. goto data8;
  80. } else {
  81. ret = smbus_write_byte(bus, addr, cmd, s->smb_data0);
  82. goto done;
  83. }
  84. break;
  85. case 0x3:
  86. if (read) {
  87. ret = smbus_read_word(bus, addr, cmd);
  88. goto data16;
  89. } else {
  90. ret = smbus_write_word(bus, addr, cmd, (s->smb_data1 << 8) | s->smb_data0);
  91. goto done;
  92. }
  93. break;
  94. case 0x5:
  95. if (read) {
  96. ret = smbus_read_block(bus, addr, cmd, s->smb_data);
  97. goto data8;
  98. } else {
  99. ret = smbus_write_block(bus, addr, cmd, s->smb_data, s->smb_data0);
  100. goto done;
  101. }
  102. break;
  103. default:
  104. goto error;
  105. }
  106. abort();
  107. data16:
  108. if (ret < 0) {
  109. goto error;
  110. }
  111. s->smb_data1 = ret >> 8;
  112. data8:
  113. if (ret < 0) {
  114. goto error;
  115. }
  116. s->smb_data0 = ret;
  117. done:
  118. if (ret < 0) {
  119. goto error;
  120. }
  121. s->smb_stat |= STS_BYTE_DONE | STS_INTR;
  122. return;
  123. error:
  124. s->smb_stat |= STS_DEV_ERR;
  125. return;
  126. }
  127. static void smb_transaction_start(PMSMBus *s)
  128. {
  129. /* Do not execute immediately the command ; it will be
  130. * executed when guest will read SMB_STAT register */
  131. s->smb_stat |= STS_HOST_BUSY;
  132. }
  133. static void smb_ioport_writeb(void *opaque, hwaddr addr, uint64_t val,
  134. unsigned width)
  135. {
  136. PMSMBus *s = opaque;
  137. SMBUS_DPRINTF("SMB writeb port=0x%04" HWADDR_PRIx
  138. " val=0x%02" PRIx64 "\n", addr, val);
  139. switch(addr) {
  140. case SMBHSTSTS:
  141. s->smb_stat = (~(val & 0xff)) & s->smb_stat;
  142. s->smb_index = 0;
  143. break;
  144. case SMBHSTCNT:
  145. s->smb_ctl = val;
  146. if (val & 0x40)
  147. smb_transaction_start(s);
  148. break;
  149. case SMBHSTCMD:
  150. s->smb_cmd = val;
  151. break;
  152. case SMBHSTADD:
  153. s->smb_addr = val;
  154. break;
  155. case SMBHSTDAT0:
  156. s->smb_data0 = val;
  157. break;
  158. case SMBHSTDAT1:
  159. s->smb_data1 = val;
  160. break;
  161. case SMBBLKDAT:
  162. s->smb_data[s->smb_index++] = val;
  163. if (s->smb_index > 31)
  164. s->smb_index = 0;
  165. break;
  166. default:
  167. break;
  168. }
  169. }
  170. static uint64_t smb_ioport_readb(void *opaque, hwaddr addr, unsigned width)
  171. {
  172. PMSMBus *s = opaque;
  173. uint32_t val;
  174. switch(addr) {
  175. case SMBHSTSTS:
  176. val = s->smb_stat;
  177. if (s->smb_stat & STS_HOST_BUSY) {
  178. /* execute command now */
  179. smb_transaction(s);
  180. }
  181. break;
  182. case SMBHSTCNT:
  183. s->smb_index = 0;
  184. val = s->smb_ctl & 0x1f;
  185. break;
  186. case SMBHSTCMD:
  187. val = s->smb_cmd;
  188. break;
  189. case SMBHSTADD:
  190. val = s->smb_addr;
  191. break;
  192. case SMBHSTDAT0:
  193. val = s->smb_data0;
  194. break;
  195. case SMBHSTDAT1:
  196. val = s->smb_data1;
  197. break;
  198. case SMBBLKDAT:
  199. val = s->smb_data[s->smb_index++];
  200. if (s->smb_index > 31)
  201. s->smb_index = 0;
  202. break;
  203. default:
  204. val = 0;
  205. break;
  206. }
  207. SMBUS_DPRINTF("SMB readb port=0x%04" HWADDR_PRIx " val=0x%02x\n", addr, val);
  208. return val;
  209. }
  210. static const MemoryRegionOps pm_smbus_ops = {
  211. .read = smb_ioport_readb,
  212. .write = smb_ioport_writeb,
  213. .valid.min_access_size = 1,
  214. .valid.max_access_size = 1,
  215. .endianness = DEVICE_LITTLE_ENDIAN,
  216. };
  217. void pm_smbus_init(DeviceState *parent, PMSMBus *smb)
  218. {
  219. smb->smbus = i2c_init_bus(parent, "i2c");
  220. memory_region_init_io(&smb->io, OBJECT(parent), &pm_smbus_ops, smb,
  221. "pm-smbus", 64);
  222. }