rc4030.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * QEMU JAZZ RC4030 chipset
  3. *
  4. * Copyright (c) 2007-2013 Hervé Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/hw.h"
  26. #include "hw/mips/mips.h"
  27. #include "hw/sysbus.h"
  28. #include "qemu/timer.h"
  29. #include "qemu/log.h"
  30. #include "exec/address-spaces.h"
  31. #include "trace.h"
  32. /********************************************************/
  33. /* rc4030 emulation */
  34. typedef struct dma_pagetable_entry {
  35. int32_t frame;
  36. int32_t owner;
  37. } QEMU_PACKED dma_pagetable_entry;
  38. #define DMA_PAGESIZE 4096
  39. #define DMA_REG_ENABLE 1
  40. #define DMA_REG_COUNT 2
  41. #define DMA_REG_ADDRESS 3
  42. #define DMA_FLAG_ENABLE 0x0001
  43. #define DMA_FLAG_MEM_TO_DEV 0x0002
  44. #define DMA_FLAG_TC_INTR 0x0100
  45. #define DMA_FLAG_MEM_INTR 0x0200
  46. #define DMA_FLAG_ADDR_INTR 0x0400
  47. #define TYPE_RC4030 "rc4030"
  48. #define RC4030(obj) \
  49. OBJECT_CHECK(rc4030State, (obj), TYPE_RC4030)
  50. #define TYPE_RC4030_IOMMU_MEMORY_REGION "rc4030-iommu-memory-region"
  51. typedef struct rc4030State
  52. {
  53. SysBusDevice parent;
  54. uint32_t config; /* 0x0000: RC4030 config register */
  55. uint32_t revision; /* 0x0008: RC4030 Revision register */
  56. uint32_t invalid_address_register; /* 0x0010: Invalid Address register */
  57. /* DMA */
  58. uint32_t dma_regs[8][4];
  59. uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */
  60. uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */
  61. /* cache */
  62. uint32_t cache_maint; /* 0x0030: Cache Maintenance */
  63. uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */
  64. uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */
  65. uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */
  66. uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */
  67. uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */
  68. uint32_t nmi_interrupt; /* 0x0200: interrupt source */
  69. uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */
  70. uint32_t nvram_protect; /* 0x0220: NV ram protect register */
  71. uint32_t rem_speed[16];
  72. uint32_t imr_jazz; /* Local bus int enable mask */
  73. uint32_t isr_jazz; /* Local bus int source */
  74. /* timer */
  75. QEMUTimer *periodic_timer;
  76. uint32_t itr; /* Interval timer reload */
  77. qemu_irq timer_irq;
  78. qemu_irq jazz_bus_irq;
  79. /* whole DMA memory region, root of DMA address space */
  80. IOMMUMemoryRegion dma_mr;
  81. AddressSpace dma_as;
  82. MemoryRegion iomem_chipset;
  83. MemoryRegion iomem_jazzio;
  84. } rc4030State;
  85. static void set_next_tick(rc4030State *s)
  86. {
  87. uint32_t tm_hz;
  88. qemu_irq_lower(s->timer_irq);
  89. tm_hz = 1000 / (s->itr + 1);
  90. timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
  91. NANOSECONDS_PER_SECOND / tm_hz);
  92. }
  93. /* called for accesses to rc4030 */
  94. static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size)
  95. {
  96. rc4030State *s = opaque;
  97. uint32_t val;
  98. addr &= 0x3fff;
  99. switch (addr & ~0x3) {
  100. /* Global config register */
  101. case 0x0000:
  102. val = s->config;
  103. break;
  104. /* Revision register */
  105. case 0x0008:
  106. val = s->revision;
  107. break;
  108. /* Invalid Address register */
  109. case 0x0010:
  110. val = s->invalid_address_register;
  111. break;
  112. /* DMA transl. table base */
  113. case 0x0018:
  114. val = s->dma_tl_base;
  115. break;
  116. /* DMA transl. table limit */
  117. case 0x0020:
  118. val = s->dma_tl_limit;
  119. break;
  120. /* Remote Failed Address */
  121. case 0x0038:
  122. val = s->remote_failed_address;
  123. break;
  124. /* Memory Failed Address */
  125. case 0x0040:
  126. val = s->memory_failed_address;
  127. break;
  128. /* I/O Cache Byte Mask */
  129. case 0x0058:
  130. val = s->cache_bmask;
  131. /* HACK */
  132. if (s->cache_bmask == (uint32_t)-1)
  133. s->cache_bmask = 0;
  134. break;
  135. /* Remote Speed Registers */
  136. case 0x0070:
  137. case 0x0078:
  138. case 0x0080:
  139. case 0x0088:
  140. case 0x0090:
  141. case 0x0098:
  142. case 0x00a0:
  143. case 0x00a8:
  144. case 0x00b0:
  145. case 0x00b8:
  146. case 0x00c0:
  147. case 0x00c8:
  148. case 0x00d0:
  149. case 0x00d8:
  150. case 0x00e0:
  151. case 0x00e8:
  152. val = s->rem_speed[(addr - 0x0070) >> 3];
  153. break;
  154. /* DMA channel base address */
  155. case 0x0100:
  156. case 0x0108:
  157. case 0x0110:
  158. case 0x0118:
  159. case 0x0120:
  160. case 0x0128:
  161. case 0x0130:
  162. case 0x0138:
  163. case 0x0140:
  164. case 0x0148:
  165. case 0x0150:
  166. case 0x0158:
  167. case 0x0160:
  168. case 0x0168:
  169. case 0x0170:
  170. case 0x0178:
  171. case 0x0180:
  172. case 0x0188:
  173. case 0x0190:
  174. case 0x0198:
  175. case 0x01a0:
  176. case 0x01a8:
  177. case 0x01b0:
  178. case 0x01b8:
  179. case 0x01c0:
  180. case 0x01c8:
  181. case 0x01d0:
  182. case 0x01d8:
  183. case 0x01e0:
  184. case 0x01e8:
  185. case 0x01f0:
  186. case 0x01f8:
  187. {
  188. int entry = (addr - 0x0100) >> 5;
  189. int idx = (addr & 0x1f) >> 3;
  190. val = s->dma_regs[entry][idx];
  191. }
  192. break;
  193. /* Interrupt source */
  194. case 0x0200:
  195. val = s->nmi_interrupt;
  196. break;
  197. /* Error type */
  198. case 0x0208:
  199. val = 0;
  200. break;
  201. /* Memory refresh rate */
  202. case 0x0210:
  203. val = s->memory_refresh_rate;
  204. break;
  205. /* NV ram protect register */
  206. case 0x0220:
  207. val = s->nvram_protect;
  208. break;
  209. /* Interval timer count */
  210. case 0x0230:
  211. val = 0;
  212. qemu_irq_lower(s->timer_irq);
  213. break;
  214. /* EISA interrupt */
  215. case 0x0238:
  216. val = 7; /* FIXME: should be read from EISA controller */
  217. break;
  218. default:
  219. qemu_log_mask(LOG_GUEST_ERROR,
  220. "rc4030: invalid read at 0x%x", (int)addr);
  221. val = 0;
  222. break;
  223. }
  224. if ((addr & ~3) != 0x230) {
  225. trace_rc4030_read(addr, val);
  226. }
  227. return val;
  228. }
  229. static void rc4030_write(void *opaque, hwaddr addr, uint64_t data,
  230. unsigned int size)
  231. {
  232. rc4030State *s = opaque;
  233. uint32_t val = data;
  234. addr &= 0x3fff;
  235. trace_rc4030_write(addr, val);
  236. switch (addr & ~0x3) {
  237. /* Global config register */
  238. case 0x0000:
  239. s->config = val;
  240. break;
  241. /* DMA transl. table base */
  242. case 0x0018:
  243. s->dma_tl_base = val;
  244. break;
  245. /* DMA transl. table limit */
  246. case 0x0020:
  247. s->dma_tl_limit = val;
  248. break;
  249. /* DMA transl. table invalidated */
  250. case 0x0028:
  251. break;
  252. /* Cache Maintenance */
  253. case 0x0030:
  254. s->cache_maint = val;
  255. break;
  256. /* I/O Cache Physical Tag */
  257. case 0x0048:
  258. s->cache_ptag = val;
  259. break;
  260. /* I/O Cache Logical Tag */
  261. case 0x0050:
  262. s->cache_ltag = val;
  263. break;
  264. /* I/O Cache Byte Mask */
  265. case 0x0058:
  266. s->cache_bmask |= val; /* HACK */
  267. break;
  268. /* I/O Cache Buffer Window */
  269. case 0x0060:
  270. /* HACK */
  271. if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) {
  272. hwaddr dest = s->cache_ptag & ~0x1;
  273. dest += (s->cache_maint & 0x3) << 3;
  274. cpu_physical_memory_write(dest, &val, 4);
  275. }
  276. break;
  277. /* Remote Speed Registers */
  278. case 0x0070:
  279. case 0x0078:
  280. case 0x0080:
  281. case 0x0088:
  282. case 0x0090:
  283. case 0x0098:
  284. case 0x00a0:
  285. case 0x00a8:
  286. case 0x00b0:
  287. case 0x00b8:
  288. case 0x00c0:
  289. case 0x00c8:
  290. case 0x00d0:
  291. case 0x00d8:
  292. case 0x00e0:
  293. case 0x00e8:
  294. s->rem_speed[(addr - 0x0070) >> 3] = val;
  295. break;
  296. /* DMA channel base address */
  297. case 0x0100:
  298. case 0x0108:
  299. case 0x0110:
  300. case 0x0118:
  301. case 0x0120:
  302. case 0x0128:
  303. case 0x0130:
  304. case 0x0138:
  305. case 0x0140:
  306. case 0x0148:
  307. case 0x0150:
  308. case 0x0158:
  309. case 0x0160:
  310. case 0x0168:
  311. case 0x0170:
  312. case 0x0178:
  313. case 0x0180:
  314. case 0x0188:
  315. case 0x0190:
  316. case 0x0198:
  317. case 0x01a0:
  318. case 0x01a8:
  319. case 0x01b0:
  320. case 0x01b8:
  321. case 0x01c0:
  322. case 0x01c8:
  323. case 0x01d0:
  324. case 0x01d8:
  325. case 0x01e0:
  326. case 0x01e8:
  327. case 0x01f0:
  328. case 0x01f8:
  329. {
  330. int entry = (addr - 0x0100) >> 5;
  331. int idx = (addr & 0x1f) >> 3;
  332. s->dma_regs[entry][idx] = val;
  333. }
  334. break;
  335. /* Memory refresh rate */
  336. case 0x0210:
  337. s->memory_refresh_rate = val;
  338. break;
  339. /* Interval timer reload */
  340. case 0x0228:
  341. s->itr = val & 0x01FF;
  342. qemu_irq_lower(s->timer_irq);
  343. set_next_tick(s);
  344. break;
  345. /* EISA interrupt */
  346. case 0x0238:
  347. break;
  348. default:
  349. qemu_log_mask(LOG_GUEST_ERROR,
  350. "rc4030: invalid write of 0x%02x at 0x%x",
  351. val, (int)addr);
  352. break;
  353. }
  354. }
  355. static const MemoryRegionOps rc4030_ops = {
  356. .read = rc4030_read,
  357. .write = rc4030_write,
  358. .impl.min_access_size = 4,
  359. .impl.max_access_size = 4,
  360. .endianness = DEVICE_NATIVE_ENDIAN,
  361. };
  362. static void update_jazz_irq(rc4030State *s)
  363. {
  364. uint16_t pending;
  365. pending = s->isr_jazz & s->imr_jazz;
  366. if (pending != 0)
  367. qemu_irq_raise(s->jazz_bus_irq);
  368. else
  369. qemu_irq_lower(s->jazz_bus_irq);
  370. }
  371. static void rc4030_irq_jazz_request(void *opaque, int irq, int level)
  372. {
  373. rc4030State *s = opaque;
  374. if (level) {
  375. s->isr_jazz |= 1 << irq;
  376. } else {
  377. s->isr_jazz &= ~(1 << irq);
  378. }
  379. update_jazz_irq(s);
  380. }
  381. static void rc4030_periodic_timer(void *opaque)
  382. {
  383. rc4030State *s = opaque;
  384. set_next_tick(s);
  385. qemu_irq_raise(s->timer_irq);
  386. }
  387. static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size)
  388. {
  389. rc4030State *s = opaque;
  390. uint32_t val;
  391. uint32_t irq;
  392. addr &= 0xfff;
  393. switch (addr) {
  394. /* Local bus int source */
  395. case 0x00: {
  396. uint32_t pending = s->isr_jazz & s->imr_jazz;
  397. val = 0;
  398. irq = 0;
  399. while (pending) {
  400. if (pending & 1) {
  401. val = (irq + 1) << 2;
  402. break;
  403. }
  404. irq++;
  405. pending >>= 1;
  406. }
  407. break;
  408. }
  409. /* Local bus int enable mask */
  410. case 0x02:
  411. val = s->imr_jazz;
  412. break;
  413. default:
  414. qemu_log_mask(LOG_GUEST_ERROR,
  415. "rc4030/jazzio: invalid read at 0x%x", (int)addr);
  416. val = 0;
  417. break;
  418. }
  419. trace_jazzio_read(addr, val);
  420. return val;
  421. }
  422. static void jazzio_write(void *opaque, hwaddr addr, uint64_t data,
  423. unsigned int size)
  424. {
  425. rc4030State *s = opaque;
  426. uint32_t val = data;
  427. addr &= 0xfff;
  428. trace_jazzio_write(addr, val);
  429. switch (addr) {
  430. /* Local bus int enable mask */
  431. case 0x02:
  432. s->imr_jazz = val;
  433. update_jazz_irq(s);
  434. break;
  435. default:
  436. qemu_log_mask(LOG_GUEST_ERROR,
  437. "rc4030/jazzio: invalid write of 0x%02x at 0x%x",
  438. val, (int)addr);
  439. break;
  440. }
  441. }
  442. static const MemoryRegionOps jazzio_ops = {
  443. .read = jazzio_read,
  444. .write = jazzio_write,
  445. .impl.min_access_size = 2,
  446. .impl.max_access_size = 2,
  447. .endianness = DEVICE_NATIVE_ENDIAN,
  448. };
  449. static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
  450. IOMMUAccessFlags flag, int iommu_idx)
  451. {
  452. rc4030State *s = container_of(iommu, rc4030State, dma_mr);
  453. IOMMUTLBEntry ret = {
  454. .target_as = &address_space_memory,
  455. .iova = addr & ~(DMA_PAGESIZE - 1),
  456. .translated_addr = 0,
  457. .addr_mask = DMA_PAGESIZE - 1,
  458. .perm = IOMMU_NONE,
  459. };
  460. uint64_t i, entry_address;
  461. dma_pagetable_entry entry;
  462. i = addr / DMA_PAGESIZE;
  463. if (i < s->dma_tl_limit / sizeof(entry)) {
  464. entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry);
  465. if (address_space_read(ret.target_as, entry_address,
  466. MEMTXATTRS_UNSPECIFIED, (unsigned char *)&entry,
  467. sizeof(entry)) == MEMTX_OK) {
  468. ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1);
  469. ret.perm = IOMMU_RW;
  470. }
  471. }
  472. return ret;
  473. }
  474. static void rc4030_reset(DeviceState *dev)
  475. {
  476. rc4030State *s = RC4030(dev);
  477. int i;
  478. s->config = 0x410; /* some boards seem to accept 0x104 too */
  479. s->revision = 1;
  480. s->invalid_address_register = 0;
  481. memset(s->dma_regs, 0, sizeof(s->dma_regs));
  482. s->remote_failed_address = s->memory_failed_address = 0;
  483. s->cache_maint = 0;
  484. s->cache_ptag = s->cache_ltag = 0;
  485. s->cache_bmask = 0;
  486. s->memory_refresh_rate = 0x18186;
  487. s->nvram_protect = 7;
  488. for (i = 0; i < 15; i++)
  489. s->rem_speed[i] = 7;
  490. s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */
  491. s->isr_jazz = 0;
  492. s->itr = 0;
  493. qemu_irq_lower(s->timer_irq);
  494. qemu_irq_lower(s->jazz_bus_irq);
  495. }
  496. static int rc4030_post_load(void *opaque, int version_id)
  497. {
  498. rc4030State* s = opaque;
  499. set_next_tick(s);
  500. update_jazz_irq(s);
  501. return 0;
  502. }
  503. static const VMStateDescription vmstate_rc4030 = {
  504. .name = "rc4030",
  505. .version_id = 3,
  506. .post_load = rc4030_post_load,
  507. .fields = (VMStateField []) {
  508. VMSTATE_UINT32(config, rc4030State),
  509. VMSTATE_UINT32(invalid_address_register, rc4030State),
  510. VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4),
  511. VMSTATE_UINT32(dma_tl_base, rc4030State),
  512. VMSTATE_UINT32(dma_tl_limit, rc4030State),
  513. VMSTATE_UINT32(cache_maint, rc4030State),
  514. VMSTATE_UINT32(remote_failed_address, rc4030State),
  515. VMSTATE_UINT32(memory_failed_address, rc4030State),
  516. VMSTATE_UINT32(cache_ptag, rc4030State),
  517. VMSTATE_UINT32(cache_ltag, rc4030State),
  518. VMSTATE_UINT32(cache_bmask, rc4030State),
  519. VMSTATE_UINT32(memory_refresh_rate, rc4030State),
  520. VMSTATE_UINT32(nvram_protect, rc4030State),
  521. VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16),
  522. VMSTATE_UINT32(imr_jazz, rc4030State),
  523. VMSTATE_UINT32(isr_jazz, rc4030State),
  524. VMSTATE_UINT32(itr, rc4030State),
  525. VMSTATE_END_OF_LIST()
  526. }
  527. };
  528. static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write)
  529. {
  530. rc4030State *s = opaque;
  531. hwaddr dma_addr;
  532. int dev_to_mem;
  533. s->dma_regs[n][DMA_REG_ENABLE] &= ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR);
  534. /* Check DMA channel consistency */
  535. dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1;
  536. if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) ||
  537. (is_write != dev_to_mem)) {
  538. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR;
  539. s->nmi_interrupt |= 1 << n;
  540. return;
  541. }
  542. /* Get start address and len */
  543. if (len > s->dma_regs[n][DMA_REG_COUNT])
  544. len = s->dma_regs[n][DMA_REG_COUNT];
  545. dma_addr = s->dma_regs[n][DMA_REG_ADDRESS];
  546. /* Read/write data at right place */
  547. address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED,
  548. buf, len, is_write);
  549. s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR;
  550. s->dma_regs[n][DMA_REG_COUNT] -= len;
  551. }
  552. struct rc4030DMAState {
  553. void *opaque;
  554. int n;
  555. };
  556. void rc4030_dma_read(void *dma, uint8_t *buf, int len)
  557. {
  558. rc4030_dma s = dma;
  559. rc4030_do_dma(s->opaque, s->n, buf, len, 0);
  560. }
  561. void rc4030_dma_write(void *dma, uint8_t *buf, int len)
  562. {
  563. rc4030_dma s = dma;
  564. rc4030_do_dma(s->opaque, s->n, buf, len, 1);
  565. }
  566. static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n)
  567. {
  568. rc4030_dma *s;
  569. struct rc4030DMAState *p;
  570. int i;
  571. s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n);
  572. p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n);
  573. for (i = 0; i < n; i++) {
  574. p->opaque = opaque;
  575. p->n = i;
  576. s[i] = p;
  577. p++;
  578. }
  579. return s;
  580. }
  581. static void rc4030_initfn(Object *obj)
  582. {
  583. DeviceState *dev = DEVICE(obj);
  584. rc4030State *s = RC4030(obj);
  585. SysBusDevice *sysbus = SYS_BUS_DEVICE(obj);
  586. qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16);
  587. sysbus_init_irq(sysbus, &s->timer_irq);
  588. sysbus_init_irq(sysbus, &s->jazz_bus_irq);
  589. sysbus_init_mmio(sysbus, &s->iomem_chipset);
  590. sysbus_init_mmio(sysbus, &s->iomem_jazzio);
  591. }
  592. static void rc4030_realize(DeviceState *dev, Error **errp)
  593. {
  594. rc4030State *s = RC4030(dev);
  595. Object *o = OBJECT(dev);
  596. s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
  597. rc4030_periodic_timer, s);
  598. memory_region_init_io(&s->iomem_chipset, NULL, &rc4030_ops, s,
  599. "rc4030.chipset", 0x300);
  600. memory_region_init_io(&s->iomem_jazzio, NULL, &jazzio_ops, s,
  601. "rc4030.jazzio", 0x00001000);
  602. memory_region_init_iommu(&s->dma_mr, sizeof(s->dma_mr),
  603. TYPE_RC4030_IOMMU_MEMORY_REGION,
  604. o, "rc4030.dma", UINT32_MAX);
  605. address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma");
  606. }
  607. static void rc4030_unrealize(DeviceState *dev, Error **errp)
  608. {
  609. rc4030State *s = RC4030(dev);
  610. timer_free(s->periodic_timer);
  611. address_space_destroy(&s->dma_as);
  612. object_unparent(OBJECT(&s->dma_mr));
  613. }
  614. static void rc4030_class_init(ObjectClass *klass, void *class_data)
  615. {
  616. DeviceClass *dc = DEVICE_CLASS(klass);
  617. dc->realize = rc4030_realize;
  618. dc->unrealize = rc4030_unrealize;
  619. dc->reset = rc4030_reset;
  620. dc->vmsd = &vmstate_rc4030;
  621. }
  622. static const TypeInfo rc4030_info = {
  623. .name = TYPE_RC4030,
  624. .parent = TYPE_SYS_BUS_DEVICE,
  625. .instance_size = sizeof(rc4030State),
  626. .instance_init = rc4030_initfn,
  627. .class_init = rc4030_class_init,
  628. };
  629. static void rc4030_iommu_memory_region_class_init(ObjectClass *klass,
  630. void *data)
  631. {
  632. IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
  633. imrc->translate = rc4030_dma_translate;
  634. }
  635. static const TypeInfo rc4030_iommu_memory_region_info = {
  636. .parent = TYPE_IOMMU_MEMORY_REGION,
  637. .name = TYPE_RC4030_IOMMU_MEMORY_REGION,
  638. .class_init = rc4030_iommu_memory_region_class_init,
  639. };
  640. static void rc4030_register_types(void)
  641. {
  642. type_register_static(&rc4030_info);
  643. type_register_static(&rc4030_iommu_memory_region_info);
  644. }
  645. type_init(rc4030_register_types)
  646. DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr)
  647. {
  648. DeviceState *dev;
  649. dev = qdev_create(NULL, TYPE_RC4030);
  650. qdev_init_nofail(dev);
  651. *dmas = rc4030_allocate_dmas(dev, 4);
  652. *dma_mr = &RC4030(dev)->dma_mr;
  653. return dev;
  654. }