cs4231.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * QEMU Crystal CS4231 audio chip emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/sysbus.h"
  26. #include "trace.h"
  27. /*
  28. * In addition to Crystal CS4231 there is a DMA controller on Sparc.
  29. */
  30. #define CS_SIZE 0x40
  31. #define CS_REGS 16
  32. #define CS_DREGS 32
  33. #define CS_MAXDREG (CS_DREGS - 1)
  34. #define TYPE_CS4231 "SUNW,CS4231"
  35. #define CS4231(obj) \
  36. OBJECT_CHECK(CSState, (obj), TYPE_CS4231)
  37. typedef struct CSState {
  38. SysBusDevice parent_obj;
  39. MemoryRegion iomem;
  40. qemu_irq irq;
  41. uint32_t regs[CS_REGS];
  42. uint8_t dregs[CS_DREGS];
  43. } CSState;
  44. #define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG)
  45. #define CS_VER 0xa0
  46. #define CS_CDC_VER 0x8a
  47. static void cs_reset(DeviceState *d)
  48. {
  49. CSState *s = CS4231(d);
  50. memset(s->regs, 0, CS_REGS * 4);
  51. memset(s->dregs, 0, CS_DREGS);
  52. s->dregs[12] = CS_CDC_VER;
  53. s->dregs[25] = CS_VER;
  54. }
  55. static uint64_t cs_mem_read(void *opaque, hwaddr addr,
  56. unsigned size)
  57. {
  58. CSState *s = opaque;
  59. uint32_t saddr, ret;
  60. saddr = addr >> 2;
  61. switch (saddr) {
  62. case 1:
  63. switch (CS_RAP(s)) {
  64. case 3: // Write only
  65. ret = 0;
  66. break;
  67. default:
  68. ret = s->dregs[CS_RAP(s)];
  69. break;
  70. }
  71. trace_cs4231_mem_readl_dreg(CS_RAP(s), ret);
  72. break;
  73. default:
  74. ret = s->regs[saddr];
  75. trace_cs4231_mem_readl_reg(saddr, ret);
  76. break;
  77. }
  78. return ret;
  79. }
  80. static void cs_mem_write(void *opaque, hwaddr addr,
  81. uint64_t val, unsigned size)
  82. {
  83. CSState *s = opaque;
  84. uint32_t saddr;
  85. saddr = addr >> 2;
  86. trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val);
  87. switch (saddr) {
  88. case 1:
  89. trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val);
  90. switch(CS_RAP(s)) {
  91. case 11:
  92. case 25: // Read only
  93. break;
  94. case 12:
  95. val &= 0x40;
  96. val |= CS_CDC_VER; // Codec version
  97. s->dregs[CS_RAP(s)] = val;
  98. break;
  99. default:
  100. s->dregs[CS_RAP(s)] = val;
  101. break;
  102. }
  103. break;
  104. case 2: // Read only
  105. break;
  106. case 4:
  107. if (val & 1) {
  108. cs_reset(DEVICE(s));
  109. }
  110. val &= 0x7f;
  111. s->regs[saddr] = val;
  112. break;
  113. default:
  114. s->regs[saddr] = val;
  115. break;
  116. }
  117. }
  118. static const MemoryRegionOps cs_mem_ops = {
  119. .read = cs_mem_read,
  120. .write = cs_mem_write,
  121. .endianness = DEVICE_NATIVE_ENDIAN,
  122. };
  123. static const VMStateDescription vmstate_cs4231 = {
  124. .name ="cs4231",
  125. .version_id = 1,
  126. .minimum_version_id = 1,
  127. .fields = (VMStateField[]) {
  128. VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS),
  129. VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS),
  130. VMSTATE_END_OF_LIST()
  131. }
  132. };
  133. static void cs4231_init(Object *obj)
  134. {
  135. CSState *s = CS4231(obj);
  136. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  137. memory_region_init_io(&s->iomem, obj, &cs_mem_ops, s, "cs4321",
  138. CS_SIZE);
  139. sysbus_init_mmio(dev, &s->iomem);
  140. sysbus_init_irq(dev, &s->irq);
  141. }
  142. static Property cs4231_properties[] = {
  143. {.name = NULL},
  144. };
  145. static void cs4231_class_init(ObjectClass *klass, void *data)
  146. {
  147. DeviceClass *dc = DEVICE_CLASS(klass);
  148. dc->reset = cs_reset;
  149. dc->vmsd = &vmstate_cs4231;
  150. dc->props = cs4231_properties;
  151. }
  152. static const TypeInfo cs4231_info = {
  153. .name = TYPE_CS4231,
  154. .parent = TYPE_SYS_BUS_DEVICE,
  155. .instance_size = sizeof(CSState),
  156. .instance_init = cs4231_init,
  157. .class_init = cs4231_class_init,
  158. };
  159. static void cs4231_register_types(void)
  160. {
  161. type_register_static(&cs4231_info);
  162. }
  163. type_init(cs4231_register_types)