omap_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. /*
  2. * TI OMAP processors GPIO emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/hw.h"
  22. #include "hw/arm/omap.h"
  23. #include "hw/sysbus.h"
  24. #include "qemu/error-report.h"
  25. struct omap_gpio_s {
  26. qemu_irq irq;
  27. qemu_irq handler[16];
  28. uint16_t inputs;
  29. uint16_t outputs;
  30. uint16_t dir;
  31. uint16_t edge;
  32. uint16_t mask;
  33. uint16_t ints;
  34. uint16_t pins;
  35. };
  36. #define TYPE_OMAP1_GPIO "omap-gpio"
  37. #define OMAP1_GPIO(obj) \
  38. OBJECT_CHECK(struct omap_gpif_s, (obj), TYPE_OMAP1_GPIO)
  39. struct omap_gpif_s {
  40. SysBusDevice parent_obj;
  41. MemoryRegion iomem;
  42. int mpu_model;
  43. void *clk;
  44. struct omap_gpio_s omap1;
  45. };
  46. /* General-Purpose I/O of OMAP1 */
  47. static void omap_gpio_set(void *opaque, int line, int level)
  48. {
  49. struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1;
  50. uint16_t prev = s->inputs;
  51. if (level)
  52. s->inputs |= 1 << line;
  53. else
  54. s->inputs &= ~(1 << line);
  55. if (((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) &
  56. (1 << line) & s->dir & ~s->mask) {
  57. s->ints |= 1 << line;
  58. qemu_irq_raise(s->irq);
  59. }
  60. }
  61. static uint64_t omap_gpio_read(void *opaque, hwaddr addr,
  62. unsigned size)
  63. {
  64. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  65. int offset = addr & OMAP_MPUI_REG_MASK;
  66. if (size != 2) {
  67. return omap_badwidth_read16(opaque, addr);
  68. }
  69. switch (offset) {
  70. case 0x00: /* DATA_INPUT */
  71. return s->inputs & s->pins;
  72. case 0x04: /* DATA_OUTPUT */
  73. return s->outputs;
  74. case 0x08: /* DIRECTION_CONTROL */
  75. return s->dir;
  76. case 0x0c: /* INTERRUPT_CONTROL */
  77. return s->edge;
  78. case 0x10: /* INTERRUPT_MASK */
  79. return s->mask;
  80. case 0x14: /* INTERRUPT_STATUS */
  81. return s->ints;
  82. case 0x18: /* PIN_CONTROL (not in OMAP310) */
  83. OMAP_BAD_REG(addr);
  84. return s->pins;
  85. }
  86. OMAP_BAD_REG(addr);
  87. return 0;
  88. }
  89. static void omap_gpio_write(void *opaque, hwaddr addr,
  90. uint64_t value, unsigned size)
  91. {
  92. struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
  93. int offset = addr & OMAP_MPUI_REG_MASK;
  94. uint16_t diff;
  95. int ln;
  96. if (size != 2) {
  97. omap_badwidth_write16(opaque, addr, value);
  98. return;
  99. }
  100. switch (offset) {
  101. case 0x00: /* DATA_INPUT */
  102. OMAP_RO_REG(addr);
  103. return;
  104. case 0x04: /* DATA_OUTPUT */
  105. diff = (s->outputs ^ value) & ~s->dir;
  106. s->outputs = value;
  107. while ((ln = ctz32(diff)) != 32) {
  108. if (s->handler[ln])
  109. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  110. diff &= ~(1 << ln);
  111. }
  112. break;
  113. case 0x08: /* DIRECTION_CONTROL */
  114. diff = s->outputs & (s->dir ^ value);
  115. s->dir = value;
  116. value = s->outputs & ~s->dir;
  117. while ((ln = ctz32(diff)) != 32) {
  118. if (s->handler[ln])
  119. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  120. diff &= ~(1 << ln);
  121. }
  122. break;
  123. case 0x0c: /* INTERRUPT_CONTROL */
  124. s->edge = value;
  125. break;
  126. case 0x10: /* INTERRUPT_MASK */
  127. s->mask = value;
  128. break;
  129. case 0x14: /* INTERRUPT_STATUS */
  130. s->ints &= ~value;
  131. if (!s->ints)
  132. qemu_irq_lower(s->irq);
  133. break;
  134. case 0x18: /* PIN_CONTROL (not in OMAP310 TRM) */
  135. OMAP_BAD_REG(addr);
  136. s->pins = value;
  137. break;
  138. default:
  139. OMAP_BAD_REG(addr);
  140. return;
  141. }
  142. }
  143. /* *Some* sources say the memory region is 32-bit. */
  144. static const MemoryRegionOps omap_gpio_ops = {
  145. .read = omap_gpio_read,
  146. .write = omap_gpio_write,
  147. .endianness = DEVICE_NATIVE_ENDIAN,
  148. };
  149. static void omap_gpio_reset(struct omap_gpio_s *s)
  150. {
  151. s->inputs = 0;
  152. s->outputs = ~0;
  153. s->dir = ~0;
  154. s->edge = ~0;
  155. s->mask = ~0;
  156. s->ints = 0;
  157. s->pins = ~0;
  158. }
  159. struct omap2_gpio_s {
  160. qemu_irq irq[2];
  161. qemu_irq wkup;
  162. qemu_irq *handler;
  163. MemoryRegion iomem;
  164. uint8_t revision;
  165. uint8_t config[2];
  166. uint32_t inputs;
  167. uint32_t outputs;
  168. uint32_t dir;
  169. uint32_t level[2];
  170. uint32_t edge[2];
  171. uint32_t mask[2];
  172. uint32_t wumask;
  173. uint32_t ints[2];
  174. uint32_t debounce;
  175. uint8_t delay;
  176. };
  177. #define TYPE_OMAP2_GPIO "omap2-gpio"
  178. #define OMAP2_GPIO(obj) \
  179. OBJECT_CHECK(struct omap2_gpif_s, (obj), TYPE_OMAP2_GPIO)
  180. struct omap2_gpif_s {
  181. SysBusDevice parent_obj;
  182. MemoryRegion iomem;
  183. int mpu_model;
  184. void *iclk;
  185. void *fclk[6];
  186. int modulecount;
  187. struct omap2_gpio_s *modules;
  188. qemu_irq *handler;
  189. int autoidle;
  190. int gpo;
  191. };
  192. /* General-Purpose Interface of OMAP2/3 */
  193. static inline void omap2_gpio_module_int_update(struct omap2_gpio_s *s,
  194. int line)
  195. {
  196. qemu_set_irq(s->irq[line], s->ints[line] & s->mask[line]);
  197. }
  198. static void omap2_gpio_module_wake(struct omap2_gpio_s *s, int line)
  199. {
  200. if (!(s->config[0] & (1 << 2))) /* ENAWAKEUP */
  201. return;
  202. if (!(s->config[0] & (3 << 3))) /* Force Idle */
  203. return;
  204. if (!(s->wumask & (1 << line)))
  205. return;
  206. qemu_irq_raise(s->wkup);
  207. }
  208. static inline void omap2_gpio_module_out_update(struct omap2_gpio_s *s,
  209. uint32_t diff)
  210. {
  211. int ln;
  212. s->outputs ^= diff;
  213. diff &= ~s->dir;
  214. while ((ln = ctz32(diff)) != 32) {
  215. qemu_set_irq(s->handler[ln], (s->outputs >> ln) & 1);
  216. diff &= ~(1 << ln);
  217. }
  218. }
  219. static void omap2_gpio_module_level_update(struct omap2_gpio_s *s, int line)
  220. {
  221. s->ints[line] |= s->dir &
  222. ((s->inputs & s->level[1]) | (~s->inputs & s->level[0]));
  223. omap2_gpio_module_int_update(s, line);
  224. }
  225. static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line)
  226. {
  227. s->ints[0] |= 1 << line;
  228. omap2_gpio_module_int_update(s, 0);
  229. s->ints[1] |= 1 << line;
  230. omap2_gpio_module_int_update(s, 1);
  231. omap2_gpio_module_wake(s, line);
  232. }
  233. static void omap2_gpio_set(void *opaque, int line, int level)
  234. {
  235. struct omap2_gpif_s *p = opaque;
  236. struct omap2_gpio_s *s = &p->modules[line >> 5];
  237. line &= 31;
  238. if (level) {
  239. if (s->dir & (1 << line) & ((~s->inputs & s->edge[0]) | s->level[1]))
  240. omap2_gpio_module_int(s, line);
  241. s->inputs |= 1 << line;
  242. } else {
  243. if (s->dir & (1 << line) & ((s->inputs & s->edge[1]) | s->level[0]))
  244. omap2_gpio_module_int(s, line);
  245. s->inputs &= ~(1 << line);
  246. }
  247. }
  248. static void omap2_gpio_module_reset(struct omap2_gpio_s *s)
  249. {
  250. s->config[0] = 0;
  251. s->config[1] = 2;
  252. s->ints[0] = 0;
  253. s->ints[1] = 0;
  254. s->mask[0] = 0;
  255. s->mask[1] = 0;
  256. s->wumask = 0;
  257. s->dir = ~0;
  258. s->level[0] = 0;
  259. s->level[1] = 0;
  260. s->edge[0] = 0;
  261. s->edge[1] = 0;
  262. s->debounce = 0;
  263. s->delay = 0;
  264. }
  265. static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr)
  266. {
  267. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  268. switch (addr) {
  269. case 0x00: /* GPIO_REVISION */
  270. return s->revision;
  271. case 0x10: /* GPIO_SYSCONFIG */
  272. return s->config[0];
  273. case 0x14: /* GPIO_SYSSTATUS */
  274. return 0x01;
  275. case 0x18: /* GPIO_IRQSTATUS1 */
  276. return s->ints[0];
  277. case 0x1c: /* GPIO_IRQENABLE1 */
  278. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  279. case 0x64: /* GPIO_SETIRQENABLE1 */
  280. return s->mask[0];
  281. case 0x20: /* GPIO_WAKEUPENABLE */
  282. case 0x80: /* GPIO_CLEARWKUENA */
  283. case 0x84: /* GPIO_SETWKUENA */
  284. return s->wumask;
  285. case 0x28: /* GPIO_IRQSTATUS2 */
  286. return s->ints[1];
  287. case 0x2c: /* GPIO_IRQENABLE2 */
  288. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  289. case 0x74: /* GPIO_SETIREQNEABLE2 */
  290. return s->mask[1];
  291. case 0x30: /* GPIO_CTRL */
  292. return s->config[1];
  293. case 0x34: /* GPIO_OE */
  294. return s->dir;
  295. case 0x38: /* GPIO_DATAIN */
  296. return s->inputs;
  297. case 0x3c: /* GPIO_DATAOUT */
  298. case 0x90: /* GPIO_CLEARDATAOUT */
  299. case 0x94: /* GPIO_SETDATAOUT */
  300. return s->outputs;
  301. case 0x40: /* GPIO_LEVELDETECT0 */
  302. return s->level[0];
  303. case 0x44: /* GPIO_LEVELDETECT1 */
  304. return s->level[1];
  305. case 0x48: /* GPIO_RISINGDETECT */
  306. return s->edge[0];
  307. case 0x4c: /* GPIO_FALLINGDETECT */
  308. return s->edge[1];
  309. case 0x50: /* GPIO_DEBOUNCENABLE */
  310. return s->debounce;
  311. case 0x54: /* GPIO_DEBOUNCINGTIME */
  312. return s->delay;
  313. }
  314. OMAP_BAD_REG(addr);
  315. return 0;
  316. }
  317. static void omap2_gpio_module_write(void *opaque, hwaddr addr,
  318. uint32_t value)
  319. {
  320. struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque;
  321. uint32_t diff;
  322. int ln;
  323. switch (addr) {
  324. case 0x00: /* GPIO_REVISION */
  325. case 0x14: /* GPIO_SYSSTATUS */
  326. case 0x38: /* GPIO_DATAIN */
  327. OMAP_RO_REG(addr);
  328. break;
  329. case 0x10: /* GPIO_SYSCONFIG */
  330. if (((value >> 3) & 3) == 3)
  331. fprintf(stderr, "%s: bad IDLEMODE value\n", __FUNCTION__);
  332. if (value & 2)
  333. omap2_gpio_module_reset(s);
  334. s->config[0] = value & 0x1d;
  335. break;
  336. case 0x18: /* GPIO_IRQSTATUS1 */
  337. if (s->ints[0] & value) {
  338. s->ints[0] &= ~value;
  339. omap2_gpio_module_level_update(s, 0);
  340. }
  341. break;
  342. case 0x1c: /* GPIO_IRQENABLE1 */
  343. s->mask[0] = value;
  344. omap2_gpio_module_int_update(s, 0);
  345. break;
  346. case 0x20: /* GPIO_WAKEUPENABLE */
  347. s->wumask = value;
  348. break;
  349. case 0x28: /* GPIO_IRQSTATUS2 */
  350. if (s->ints[1] & value) {
  351. s->ints[1] &= ~value;
  352. omap2_gpio_module_level_update(s, 1);
  353. }
  354. break;
  355. case 0x2c: /* GPIO_IRQENABLE2 */
  356. s->mask[1] = value;
  357. omap2_gpio_module_int_update(s, 1);
  358. break;
  359. case 0x30: /* GPIO_CTRL */
  360. s->config[1] = value & 7;
  361. break;
  362. case 0x34: /* GPIO_OE */
  363. diff = s->outputs & (s->dir ^ value);
  364. s->dir = value;
  365. value = s->outputs & ~s->dir;
  366. while ((ln = ctz32(diff)) != 32) {
  367. diff &= ~(1 << ln);
  368. qemu_set_irq(s->handler[ln], (value >> ln) & 1);
  369. }
  370. omap2_gpio_module_level_update(s, 0);
  371. omap2_gpio_module_level_update(s, 1);
  372. break;
  373. case 0x3c: /* GPIO_DATAOUT */
  374. omap2_gpio_module_out_update(s, s->outputs ^ value);
  375. break;
  376. case 0x40: /* GPIO_LEVELDETECT0 */
  377. s->level[0] = value;
  378. omap2_gpio_module_level_update(s, 0);
  379. omap2_gpio_module_level_update(s, 1);
  380. break;
  381. case 0x44: /* GPIO_LEVELDETECT1 */
  382. s->level[1] = value;
  383. omap2_gpio_module_level_update(s, 0);
  384. omap2_gpio_module_level_update(s, 1);
  385. break;
  386. case 0x48: /* GPIO_RISINGDETECT */
  387. s->edge[0] = value;
  388. break;
  389. case 0x4c: /* GPIO_FALLINGDETECT */
  390. s->edge[1] = value;
  391. break;
  392. case 0x50: /* GPIO_DEBOUNCENABLE */
  393. s->debounce = value;
  394. break;
  395. case 0x54: /* GPIO_DEBOUNCINGTIME */
  396. s->delay = value;
  397. break;
  398. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  399. s->mask[0] &= ~value;
  400. omap2_gpio_module_int_update(s, 0);
  401. break;
  402. case 0x64: /* GPIO_SETIRQENABLE1 */
  403. s->mask[0] |= value;
  404. omap2_gpio_module_int_update(s, 0);
  405. break;
  406. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  407. s->mask[1] &= ~value;
  408. omap2_gpio_module_int_update(s, 1);
  409. break;
  410. case 0x74: /* GPIO_SETIREQNEABLE2 */
  411. s->mask[1] |= value;
  412. omap2_gpio_module_int_update(s, 1);
  413. break;
  414. case 0x80: /* GPIO_CLEARWKUENA */
  415. s->wumask &= ~value;
  416. break;
  417. case 0x84: /* GPIO_SETWKUENA */
  418. s->wumask |= value;
  419. break;
  420. case 0x90: /* GPIO_CLEARDATAOUT */
  421. omap2_gpio_module_out_update(s, s->outputs & value);
  422. break;
  423. case 0x94: /* GPIO_SETDATAOUT */
  424. omap2_gpio_module_out_update(s, ~s->outputs & value);
  425. break;
  426. default:
  427. OMAP_BAD_REG(addr);
  428. return;
  429. }
  430. }
  431. static uint32_t omap2_gpio_module_readp(void *opaque, hwaddr addr)
  432. {
  433. return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3);
  434. }
  435. static void omap2_gpio_module_writep(void *opaque, hwaddr addr,
  436. uint32_t value)
  437. {
  438. uint32_t cur = 0;
  439. uint32_t mask = 0xffff;
  440. switch (addr & ~3) {
  441. case 0x00: /* GPIO_REVISION */
  442. case 0x14: /* GPIO_SYSSTATUS */
  443. case 0x38: /* GPIO_DATAIN */
  444. OMAP_RO_REG(addr);
  445. break;
  446. case 0x10: /* GPIO_SYSCONFIG */
  447. case 0x1c: /* GPIO_IRQENABLE1 */
  448. case 0x20: /* GPIO_WAKEUPENABLE */
  449. case 0x2c: /* GPIO_IRQENABLE2 */
  450. case 0x30: /* GPIO_CTRL */
  451. case 0x34: /* GPIO_OE */
  452. case 0x3c: /* GPIO_DATAOUT */
  453. case 0x40: /* GPIO_LEVELDETECT0 */
  454. case 0x44: /* GPIO_LEVELDETECT1 */
  455. case 0x48: /* GPIO_RISINGDETECT */
  456. case 0x4c: /* GPIO_FALLINGDETECT */
  457. case 0x50: /* GPIO_DEBOUNCENABLE */
  458. case 0x54: /* GPIO_DEBOUNCINGTIME */
  459. cur = omap2_gpio_module_read(opaque, addr & ~3) &
  460. ~(mask << ((addr & 3) << 3));
  461. /* Fall through. */
  462. case 0x18: /* GPIO_IRQSTATUS1 */
  463. case 0x28: /* GPIO_IRQSTATUS2 */
  464. case 0x60: /* GPIO_CLEARIRQENABLE1 */
  465. case 0x64: /* GPIO_SETIRQENABLE1 */
  466. case 0x70: /* GPIO_CLEARIRQENABLE2 */
  467. case 0x74: /* GPIO_SETIREQNEABLE2 */
  468. case 0x80: /* GPIO_CLEARWKUENA */
  469. case 0x84: /* GPIO_SETWKUENA */
  470. case 0x90: /* GPIO_CLEARDATAOUT */
  471. case 0x94: /* GPIO_SETDATAOUT */
  472. value <<= (addr & 3) << 3;
  473. omap2_gpio_module_write(opaque, addr, cur | value);
  474. break;
  475. default:
  476. OMAP_BAD_REG(addr);
  477. return;
  478. }
  479. }
  480. static const MemoryRegionOps omap2_gpio_module_ops = {
  481. .old_mmio = {
  482. .read = {
  483. omap2_gpio_module_readp,
  484. omap2_gpio_module_readp,
  485. omap2_gpio_module_read,
  486. },
  487. .write = {
  488. omap2_gpio_module_writep,
  489. omap2_gpio_module_writep,
  490. omap2_gpio_module_write,
  491. },
  492. },
  493. .endianness = DEVICE_NATIVE_ENDIAN,
  494. };
  495. static void omap_gpif_reset(DeviceState *dev)
  496. {
  497. struct omap_gpif_s *s = OMAP1_GPIO(dev);
  498. omap_gpio_reset(&s->omap1);
  499. }
  500. static void omap2_gpif_reset(DeviceState *dev)
  501. {
  502. struct omap2_gpif_s *s = OMAP2_GPIO(dev);
  503. int i;
  504. for (i = 0; i < s->modulecount; i++) {
  505. omap2_gpio_module_reset(&s->modules[i]);
  506. }
  507. s->autoidle = 0;
  508. s->gpo = 0;
  509. }
  510. static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr,
  511. unsigned size)
  512. {
  513. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  514. switch (addr) {
  515. case 0x00: /* IPGENERICOCPSPL_REVISION */
  516. return 0x18;
  517. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  518. return s->autoidle;
  519. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  520. return 0x01;
  521. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  522. return 0x00;
  523. case 0x40: /* IPGENERICOCPSPL_GPO */
  524. return s->gpo;
  525. case 0x50: /* IPGENERICOCPSPL_GPI */
  526. return 0x00;
  527. }
  528. OMAP_BAD_REG(addr);
  529. return 0;
  530. }
  531. static void omap2_gpif_top_write(void *opaque, hwaddr addr,
  532. uint64_t value, unsigned size)
  533. {
  534. struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque;
  535. switch (addr) {
  536. case 0x00: /* IPGENERICOCPSPL_REVISION */
  537. case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
  538. case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
  539. case 0x50: /* IPGENERICOCPSPL_GPI */
  540. OMAP_RO_REG(addr);
  541. break;
  542. case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
  543. if (value & (1 << 1)) /* SOFTRESET */
  544. omap2_gpif_reset(DEVICE(s));
  545. s->autoidle = value & 1;
  546. break;
  547. case 0x40: /* IPGENERICOCPSPL_GPO */
  548. s->gpo = value & 1;
  549. break;
  550. default:
  551. OMAP_BAD_REG(addr);
  552. return;
  553. }
  554. }
  555. static const MemoryRegionOps omap2_gpif_top_ops = {
  556. .read = omap2_gpif_top_read,
  557. .write = omap2_gpif_top_write,
  558. .endianness = DEVICE_NATIVE_ENDIAN,
  559. };
  560. static int omap_gpio_init(SysBusDevice *sbd)
  561. {
  562. DeviceState *dev = DEVICE(sbd);
  563. struct omap_gpif_s *s = OMAP1_GPIO(dev);
  564. if (!s->clk) {
  565. error_report("omap-gpio: clk not connected");
  566. return -1;
  567. }
  568. qdev_init_gpio_in(dev, omap_gpio_set, 16);
  569. qdev_init_gpio_out(dev, s->omap1.handler, 16);
  570. sysbus_init_irq(sbd, &s->omap1.irq);
  571. memory_region_init_io(&s->iomem, OBJECT(s), &omap_gpio_ops, &s->omap1,
  572. "omap.gpio", 0x1000);
  573. sysbus_init_mmio(sbd, &s->iomem);
  574. return 0;
  575. }
  576. static int omap2_gpio_init(SysBusDevice *sbd)
  577. {
  578. DeviceState *dev = DEVICE(sbd);
  579. struct omap2_gpif_s *s = OMAP2_GPIO(dev);
  580. int i;
  581. if (!s->iclk) {
  582. error_report("omap2-gpio: iclk not connected");
  583. return -1;
  584. }
  585. s->modulecount = s->mpu_model < omap2430 ? 4
  586. : s->mpu_model < omap3430 ? 5
  587. : 6;
  588. for (i = 0; i < s->modulecount; i++) {
  589. if (!s->fclk[i]) {
  590. error_report("omap2-gpio: fclk%d not connected", i);
  591. return -1;
  592. }
  593. }
  594. if (s->mpu_model < omap3430) {
  595. memory_region_init_io(&s->iomem, OBJECT(s), &omap2_gpif_top_ops, s,
  596. "omap2.gpio", 0x1000);
  597. sysbus_init_mmio(sbd, &s->iomem);
  598. }
  599. s->modules = g_new0(struct omap2_gpio_s, s->modulecount);
  600. s->handler = g_new0(qemu_irq, s->modulecount * 32);
  601. qdev_init_gpio_in(dev, omap2_gpio_set, s->modulecount * 32);
  602. qdev_init_gpio_out(dev, s->handler, s->modulecount * 32);
  603. for (i = 0; i < s->modulecount; i++) {
  604. struct omap2_gpio_s *m = &s->modules[i];
  605. m->revision = (s->mpu_model < omap3430) ? 0x18 : 0x25;
  606. m->handler = &s->handler[i * 32];
  607. sysbus_init_irq(sbd, &m->irq[0]); /* mpu irq */
  608. sysbus_init_irq(sbd, &m->irq[1]); /* dsp irq */
  609. sysbus_init_irq(sbd, &m->wkup);
  610. memory_region_init_io(&m->iomem, OBJECT(s), &omap2_gpio_module_ops, m,
  611. "omap.gpio-module", 0x1000);
  612. sysbus_init_mmio(sbd, &m->iomem);
  613. }
  614. return 0;
  615. }
  616. /* Using qdev pointer properties for the clocks is not ideal.
  617. * qdev should support a generic means of defining a 'port' with
  618. * an arbitrary interface for connecting two devices. Then we
  619. * could reframe the omap clock API in terms of clock ports,
  620. * and get some type safety. For now the best qdev provides is
  621. * passing an arbitrary pointer.
  622. * (It's not possible to pass in the string which is the clock
  623. * name, because this device does not have the necessary information
  624. * (ie the struct omap_mpu_state_s*) to do the clockname to pointer
  625. * translation.)
  626. */
  627. static Property omap_gpio_properties[] = {
  628. DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0),
  629. DEFINE_PROP_PTR("clk", struct omap_gpif_s, clk),
  630. DEFINE_PROP_END_OF_LIST(),
  631. };
  632. static void omap_gpio_class_init(ObjectClass *klass, void *data)
  633. {
  634. DeviceClass *dc = DEVICE_CLASS(klass);
  635. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  636. k->init = omap_gpio_init;
  637. dc->reset = omap_gpif_reset;
  638. dc->props = omap_gpio_properties;
  639. /* Reason: pointer property "clk" */
  640. dc->cannot_instantiate_with_device_add_yet = true;
  641. }
  642. static const TypeInfo omap_gpio_info = {
  643. .name = TYPE_OMAP1_GPIO,
  644. .parent = TYPE_SYS_BUS_DEVICE,
  645. .instance_size = sizeof(struct omap_gpif_s),
  646. .class_init = omap_gpio_class_init,
  647. };
  648. static Property omap2_gpio_properties[] = {
  649. DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0),
  650. DEFINE_PROP_PTR("iclk", struct omap2_gpif_s, iclk),
  651. DEFINE_PROP_PTR("fclk0", struct omap2_gpif_s, fclk[0]),
  652. DEFINE_PROP_PTR("fclk1", struct omap2_gpif_s, fclk[1]),
  653. DEFINE_PROP_PTR("fclk2", struct omap2_gpif_s, fclk[2]),
  654. DEFINE_PROP_PTR("fclk3", struct omap2_gpif_s, fclk[3]),
  655. DEFINE_PROP_PTR("fclk4", struct omap2_gpif_s, fclk[4]),
  656. DEFINE_PROP_PTR("fclk5", struct omap2_gpif_s, fclk[5]),
  657. DEFINE_PROP_END_OF_LIST(),
  658. };
  659. static void omap2_gpio_class_init(ObjectClass *klass, void *data)
  660. {
  661. DeviceClass *dc = DEVICE_CLASS(klass);
  662. SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
  663. k->init = omap2_gpio_init;
  664. dc->reset = omap2_gpif_reset;
  665. dc->props = omap2_gpio_properties;
  666. /* Reason: pointer properties "iclk", "fclk0", ..., "fclk5" */
  667. dc->cannot_instantiate_with_device_add_yet = true;
  668. }
  669. static const TypeInfo omap2_gpio_info = {
  670. .name = TYPE_OMAP2_GPIO,
  671. .parent = TYPE_SYS_BUS_DEVICE,
  672. .instance_size = sizeof(struct omap2_gpif_s),
  673. .class_init = omap2_gpio_class_init,
  674. };
  675. static void omap_gpio_register_types(void)
  676. {
  677. type_register_static(&omap_gpio_info);
  678. type_register_static(&omap2_gpio_info);
  679. }
  680. type_init(omap_gpio_register_types)