aspeed_hace.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * ASPEED Hash and Crypto Engine
  3. *
  4. * Copyright (C) 2021 IBM Corp.
  5. *
  6. * Joel Stanley <joel@jms.id.au>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0-or-later
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qemu/log.h"
  12. #include "qemu/error-report.h"
  13. #include "hw/misc/aspeed_hace.h"
  14. #include "qapi/error.h"
  15. #include "migration/vmstate.h"
  16. #include "crypto/hash.h"
  17. #include "hw/qdev-properties.h"
  18. #include "hw/irq.h"
  19. #define R_CRYPT_CMD (0x10 / 4)
  20. #define R_STATUS (0x1c / 4)
  21. #define HASH_IRQ BIT(9)
  22. #define CRYPT_IRQ BIT(12)
  23. #define TAG_IRQ BIT(15)
  24. #define R_HASH_SRC (0x20 / 4)
  25. #define R_HASH_DEST (0x24 / 4)
  26. #define R_HASH_SRC_LEN (0x2c / 4)
  27. #define R_HASH_CMD (0x30 / 4)
  28. /* Hash algorithm selection */
  29. #define HASH_ALGO_MASK (BIT(4) | BIT(5) | BIT(6))
  30. #define HASH_ALGO_MD5 0
  31. #define HASH_ALGO_SHA1 BIT(5)
  32. #define HASH_ALGO_SHA224 BIT(6)
  33. #define HASH_ALGO_SHA256 (BIT(4) | BIT(6))
  34. #define HASH_ALGO_SHA512_SERIES (BIT(5) | BIT(6))
  35. /* SHA512 algorithm selection */
  36. #define SHA512_HASH_ALGO_MASK (BIT(10) | BIT(11) | BIT(12))
  37. #define HASH_ALGO_SHA512_SHA512 0
  38. #define HASH_ALGO_SHA512_SHA384 BIT(10)
  39. #define HASH_ALGO_SHA512_SHA256 BIT(11)
  40. #define HASH_ALGO_SHA512_SHA224 (BIT(10) | BIT(11))
  41. /* HMAC modes */
  42. #define HASH_HMAC_MASK (BIT(7) | BIT(8))
  43. #define HASH_DIGEST 0
  44. #define HASH_DIGEST_HMAC BIT(7)
  45. #define HASH_DIGEST_ACCUM BIT(8)
  46. #define HASH_HMAC_KEY (BIT(7) | BIT(8))
  47. /* Cascaded operation modes */
  48. #define HASH_ONLY 0
  49. #define HASH_ONLY2 BIT(0)
  50. #define HASH_CRYPT_THEN_HASH BIT(1)
  51. #define HASH_HASH_THEN_CRYPT (BIT(0) | BIT(1))
  52. /* Other cmd bits */
  53. #define HASH_IRQ_EN BIT(9)
  54. #define HASH_SG_EN BIT(18)
  55. /* Scatter-gather data list */
  56. #define SG_LIST_LEN_SIZE 4
  57. #define SG_LIST_LEN_MASK 0x0FFFFFFF
  58. #define SG_LIST_LEN_LAST BIT(31)
  59. #define SG_LIST_ADDR_SIZE 4
  60. #define SG_LIST_ADDR_MASK 0x7FFFFFFF
  61. #define SG_LIST_ENTRY_SIZE (SG_LIST_LEN_SIZE + SG_LIST_ADDR_SIZE)
  62. #define ASPEED_HACE_MAX_SG 256 /* max number of entries */
  63. static const struct {
  64. uint32_t mask;
  65. QCryptoHashAlgorithm algo;
  66. } hash_algo_map[] = {
  67. { HASH_ALGO_MD5, QCRYPTO_HASH_ALG_MD5 },
  68. { HASH_ALGO_SHA1, QCRYPTO_HASH_ALG_SHA1 },
  69. { HASH_ALGO_SHA224, QCRYPTO_HASH_ALG_SHA224 },
  70. { HASH_ALGO_SHA256, QCRYPTO_HASH_ALG_SHA256 },
  71. { HASH_ALGO_SHA512_SERIES | HASH_ALGO_SHA512_SHA512, QCRYPTO_HASH_ALG_SHA512 },
  72. { HASH_ALGO_SHA512_SERIES | HASH_ALGO_SHA512_SHA384, QCRYPTO_HASH_ALG_SHA384 },
  73. { HASH_ALGO_SHA512_SERIES | HASH_ALGO_SHA512_SHA256, QCRYPTO_HASH_ALG_SHA256 },
  74. };
  75. static int hash_algo_lookup(uint32_t reg)
  76. {
  77. int i;
  78. reg &= HASH_ALGO_MASK | SHA512_HASH_ALGO_MASK;
  79. for (i = 0; i < ARRAY_SIZE(hash_algo_map); i++) {
  80. if (reg == hash_algo_map[i].mask) {
  81. return hash_algo_map[i].algo;
  82. }
  83. }
  84. return -1;
  85. }
  86. static void do_hash_operation(AspeedHACEState *s, int algo, bool sg_mode)
  87. {
  88. struct iovec iov[ASPEED_HACE_MAX_SG];
  89. g_autofree uint8_t *digest_buf;
  90. size_t digest_len = 0;
  91. int i;
  92. if (sg_mode) {
  93. uint32_t len = 0;
  94. for (i = 0; !(len & SG_LIST_LEN_LAST); i++) {
  95. uint32_t addr, src;
  96. hwaddr plen;
  97. if (i == ASPEED_HACE_MAX_SG) {
  98. qemu_log_mask(LOG_GUEST_ERROR,
  99. "aspeed_hace: guest failed to set end of sg list marker\n");
  100. break;
  101. }
  102. src = s->regs[R_HASH_SRC] + (i * SG_LIST_ENTRY_SIZE);
  103. len = address_space_ldl_le(&s->dram_as, src,
  104. MEMTXATTRS_UNSPECIFIED, NULL);
  105. addr = address_space_ldl_le(&s->dram_as, src + SG_LIST_LEN_SIZE,
  106. MEMTXATTRS_UNSPECIFIED, NULL);
  107. addr &= SG_LIST_ADDR_MASK;
  108. iov[i].iov_len = len & SG_LIST_LEN_MASK;
  109. plen = iov[i].iov_len;
  110. iov[i].iov_base = address_space_map(&s->dram_as, addr, &plen, false,
  111. MEMTXATTRS_UNSPECIFIED);
  112. }
  113. } else {
  114. hwaddr len = s->regs[R_HASH_SRC_LEN];
  115. iov[0].iov_len = len;
  116. iov[0].iov_base = address_space_map(&s->dram_as, s->regs[R_HASH_SRC],
  117. &len, false,
  118. MEMTXATTRS_UNSPECIFIED);
  119. i = 1;
  120. }
  121. if (qcrypto_hash_bytesv(algo, iov, i, &digest_buf, &digest_len, NULL) < 0) {
  122. qemu_log_mask(LOG_GUEST_ERROR, "%s: qcrypto failed\n", __func__);
  123. return;
  124. }
  125. if (address_space_write(&s->dram_as, s->regs[R_HASH_DEST],
  126. MEMTXATTRS_UNSPECIFIED,
  127. digest_buf, digest_len)) {
  128. qemu_log_mask(LOG_GUEST_ERROR,
  129. "aspeed_hace: address space write failed\n");
  130. }
  131. for (; i > 0; i--) {
  132. address_space_unmap(&s->dram_as, iov[i - 1].iov_base,
  133. iov[i - 1].iov_len, false,
  134. iov[i - 1].iov_len);
  135. }
  136. /*
  137. * Set status bits to indicate completion. Testing shows hardware sets
  138. * these irrespective of HASH_IRQ_EN.
  139. */
  140. s->regs[R_STATUS] |= HASH_IRQ;
  141. }
  142. static uint64_t aspeed_hace_read(void *opaque, hwaddr addr, unsigned int size)
  143. {
  144. AspeedHACEState *s = ASPEED_HACE(opaque);
  145. addr >>= 2;
  146. if (addr >= ASPEED_HACE_NR_REGS) {
  147. qemu_log_mask(LOG_GUEST_ERROR,
  148. "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
  149. __func__, addr << 2);
  150. return 0;
  151. }
  152. return s->regs[addr];
  153. }
  154. static void aspeed_hace_write(void *opaque, hwaddr addr, uint64_t data,
  155. unsigned int size)
  156. {
  157. AspeedHACEState *s = ASPEED_HACE(opaque);
  158. AspeedHACEClass *ahc = ASPEED_HACE_GET_CLASS(s);
  159. addr >>= 2;
  160. if (addr >= ASPEED_HACE_NR_REGS) {
  161. qemu_log_mask(LOG_GUEST_ERROR,
  162. "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
  163. __func__, addr << 2);
  164. return;
  165. }
  166. switch (addr) {
  167. case R_STATUS:
  168. if (data & HASH_IRQ) {
  169. data &= ~HASH_IRQ;
  170. if (s->regs[addr] & HASH_IRQ) {
  171. qemu_irq_lower(s->irq);
  172. }
  173. }
  174. break;
  175. case R_HASH_SRC:
  176. data &= ahc->src_mask;
  177. break;
  178. case R_HASH_DEST:
  179. data &= ahc->dest_mask;
  180. break;
  181. case R_HASH_SRC_LEN:
  182. data &= 0x0FFFFFFF;
  183. break;
  184. case R_HASH_CMD: {
  185. int algo;
  186. data &= ahc->hash_mask;
  187. if ((data & HASH_HMAC_MASK)) {
  188. qemu_log_mask(LOG_UNIMP,
  189. "%s: HMAC engine command mode %"PRIx64" not implemented",
  190. __func__, (data & HASH_HMAC_MASK) >> 8);
  191. }
  192. if (data & BIT(1)) {
  193. qemu_log_mask(LOG_UNIMP,
  194. "%s: Cascaded mode not implemented",
  195. __func__);
  196. }
  197. algo = hash_algo_lookup(data);
  198. if (algo < 0) {
  199. qemu_log_mask(LOG_GUEST_ERROR,
  200. "%s: Invalid hash algorithm selection 0x%"PRIx64"\n",
  201. __func__, data & ahc->hash_mask);
  202. break;
  203. }
  204. do_hash_operation(s, algo, data & HASH_SG_EN);
  205. if (data & HASH_IRQ_EN) {
  206. qemu_irq_raise(s->irq);
  207. }
  208. break;
  209. }
  210. case R_CRYPT_CMD:
  211. qemu_log_mask(LOG_UNIMP, "%s: Crypt commands not implemented\n",
  212. __func__);
  213. break;
  214. default:
  215. break;
  216. }
  217. s->regs[addr] = data;
  218. }
  219. static const MemoryRegionOps aspeed_hace_ops = {
  220. .read = aspeed_hace_read,
  221. .write = aspeed_hace_write,
  222. .endianness = DEVICE_LITTLE_ENDIAN,
  223. .valid = {
  224. .min_access_size = 1,
  225. .max_access_size = 4,
  226. },
  227. };
  228. static void aspeed_hace_reset(DeviceState *dev)
  229. {
  230. struct AspeedHACEState *s = ASPEED_HACE(dev);
  231. memset(s->regs, 0, sizeof(s->regs));
  232. }
  233. static void aspeed_hace_realize(DeviceState *dev, Error **errp)
  234. {
  235. AspeedHACEState *s = ASPEED_HACE(dev);
  236. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  237. sysbus_init_irq(sbd, &s->irq);
  238. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_hace_ops, s,
  239. TYPE_ASPEED_HACE, 0x1000);
  240. if (!s->dram_mr) {
  241. error_setg(errp, TYPE_ASPEED_HACE ": 'dram' link not set");
  242. return;
  243. }
  244. address_space_init(&s->dram_as, s->dram_mr, "dram");
  245. sysbus_init_mmio(sbd, &s->iomem);
  246. }
  247. static Property aspeed_hace_properties[] = {
  248. DEFINE_PROP_LINK("dram", AspeedHACEState, dram_mr,
  249. TYPE_MEMORY_REGION, MemoryRegion *),
  250. DEFINE_PROP_END_OF_LIST(),
  251. };
  252. static const VMStateDescription vmstate_aspeed_hace = {
  253. .name = TYPE_ASPEED_HACE,
  254. .version_id = 1,
  255. .minimum_version_id = 1,
  256. .fields = (VMStateField[]) {
  257. VMSTATE_UINT32_ARRAY(regs, AspeedHACEState, ASPEED_HACE_NR_REGS),
  258. VMSTATE_END_OF_LIST(),
  259. }
  260. };
  261. static void aspeed_hace_class_init(ObjectClass *klass, void *data)
  262. {
  263. DeviceClass *dc = DEVICE_CLASS(klass);
  264. dc->realize = aspeed_hace_realize;
  265. dc->reset = aspeed_hace_reset;
  266. device_class_set_props(dc, aspeed_hace_properties);
  267. dc->vmsd = &vmstate_aspeed_hace;
  268. }
  269. static const TypeInfo aspeed_hace_info = {
  270. .name = TYPE_ASPEED_HACE,
  271. .parent = TYPE_SYS_BUS_DEVICE,
  272. .instance_size = sizeof(AspeedHACEState),
  273. .class_init = aspeed_hace_class_init,
  274. .class_size = sizeof(AspeedHACEClass)
  275. };
  276. static void aspeed_ast2400_hace_class_init(ObjectClass *klass, void *data)
  277. {
  278. DeviceClass *dc = DEVICE_CLASS(klass);
  279. AspeedHACEClass *ahc = ASPEED_HACE_CLASS(klass);
  280. dc->desc = "AST2400 Hash and Crypto Engine";
  281. ahc->src_mask = 0x0FFFFFFF;
  282. ahc->dest_mask = 0x0FFFFFF8;
  283. ahc->hash_mask = 0x000003ff; /* No SG or SHA512 modes */
  284. }
  285. static const TypeInfo aspeed_ast2400_hace_info = {
  286. .name = TYPE_ASPEED_AST2400_HACE,
  287. .parent = TYPE_ASPEED_HACE,
  288. .class_init = aspeed_ast2400_hace_class_init,
  289. };
  290. static void aspeed_ast2500_hace_class_init(ObjectClass *klass, void *data)
  291. {
  292. DeviceClass *dc = DEVICE_CLASS(klass);
  293. AspeedHACEClass *ahc = ASPEED_HACE_CLASS(klass);
  294. dc->desc = "AST2500 Hash and Crypto Engine";
  295. ahc->src_mask = 0x3fffffff;
  296. ahc->dest_mask = 0x3ffffff8;
  297. ahc->hash_mask = 0x000003ff; /* No SG or SHA512 modes */
  298. }
  299. static const TypeInfo aspeed_ast2500_hace_info = {
  300. .name = TYPE_ASPEED_AST2500_HACE,
  301. .parent = TYPE_ASPEED_HACE,
  302. .class_init = aspeed_ast2500_hace_class_init,
  303. };
  304. static void aspeed_ast2600_hace_class_init(ObjectClass *klass, void *data)
  305. {
  306. DeviceClass *dc = DEVICE_CLASS(klass);
  307. AspeedHACEClass *ahc = ASPEED_HACE_CLASS(klass);
  308. dc->desc = "AST2600 Hash and Crypto Engine";
  309. ahc->src_mask = 0x7FFFFFFF;
  310. ahc->dest_mask = 0x7FFFFFF8;
  311. ahc->hash_mask = 0x00147FFF;
  312. }
  313. static const TypeInfo aspeed_ast2600_hace_info = {
  314. .name = TYPE_ASPEED_AST2600_HACE,
  315. .parent = TYPE_ASPEED_HACE,
  316. .class_init = aspeed_ast2600_hace_class_init,
  317. };
  318. static void aspeed_hace_register_types(void)
  319. {
  320. type_register_static(&aspeed_ast2400_hace_info);
  321. type_register_static(&aspeed_ast2500_hace_info);
  322. type_register_static(&aspeed_ast2600_hace_info);
  323. type_register_static(&aspeed_hace_info);
  324. }
  325. type_init(aspeed_hace_register_types);