mipssim.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * QEMU/mipssim emulation
  3. *
  4. * Emulates a very simple machine model similar to the one used by the
  5. * proprietary MIPS emulator.
  6. *
  7. * Copyright (c) 2007 Thiemo Seufer
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a copy
  10. * of this software and associated documentation files (the "Software"), to deal
  11. * in the Software without restriction, including without limitation the rights
  12. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  13. * copies of the Software, and to permit persons to whom the Software is
  14. * furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  23. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  24. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  25. * THE SOFTWARE.
  26. */
  27. #include "qemu/osdep.h"
  28. #include "qapi/error.h"
  29. #include "qemu/datadir.h"
  30. #include "hw/clock.h"
  31. #include "hw/mips/mips.h"
  32. #include "hw/mips/cpudevs.h"
  33. #include "hw/char/serial.h"
  34. #include "hw/isa/isa.h"
  35. #include "net/net.h"
  36. #include "sysemu/sysemu.h"
  37. #include "hw/boards.h"
  38. #include "hw/mips/bios.h"
  39. #include "hw/loader.h"
  40. #include "elf.h"
  41. #include "hw/sysbus.h"
  42. #include "hw/qdev-properties.h"
  43. #include "qemu/error-report.h"
  44. #include "sysemu/qtest.h"
  45. #include "sysemu/reset.h"
  46. static struct _loaderparams {
  47. int ram_size;
  48. const char *kernel_filename;
  49. const char *kernel_cmdline;
  50. const char *initrd_filename;
  51. } loaderparams;
  52. typedef struct ResetData {
  53. MIPSCPU *cpu;
  54. uint64_t vector;
  55. } ResetData;
  56. static uint64_t load_kernel(void)
  57. {
  58. uint64_t entry, kernel_high, initrd_size;
  59. long kernel_size;
  60. ram_addr_t initrd_offset;
  61. int big_endian;
  62. #if TARGET_BIG_ENDIAN
  63. big_endian = 1;
  64. #else
  65. big_endian = 0;
  66. #endif
  67. kernel_size = load_elf(loaderparams.kernel_filename, NULL,
  68. cpu_mips_kseg0_to_phys, NULL,
  69. &entry, NULL,
  70. &kernel_high, NULL, big_endian,
  71. EM_MIPS, 1, 0);
  72. if (kernel_size < 0) {
  73. error_report("could not load kernel '%s': %s",
  74. loaderparams.kernel_filename,
  75. load_elf_strerror(kernel_size));
  76. exit(1);
  77. }
  78. /* load initrd */
  79. initrd_size = 0;
  80. initrd_offset = 0;
  81. if (loaderparams.initrd_filename) {
  82. initrd_size = get_image_size(loaderparams.initrd_filename);
  83. if (initrd_size > 0) {
  84. initrd_offset = ROUND_UP(kernel_high, INITRD_PAGE_SIZE);
  85. if (initrd_offset + initrd_size > loaderparams.ram_size) {
  86. error_report("memory too small for initial ram disk '%s'",
  87. loaderparams.initrd_filename);
  88. exit(1);
  89. }
  90. initrd_size = load_image_targphys(loaderparams.initrd_filename,
  91. initrd_offset, loaderparams.ram_size - initrd_offset);
  92. }
  93. if (initrd_size == (target_ulong) -1) {
  94. error_report("could not load initial ram disk '%s'",
  95. loaderparams.initrd_filename);
  96. exit(1);
  97. }
  98. }
  99. return entry;
  100. }
  101. static void main_cpu_reset(void *opaque)
  102. {
  103. ResetData *s = (ResetData *)opaque;
  104. CPUMIPSState *env = &s->cpu->env;
  105. cpu_reset(CPU(s->cpu));
  106. env->active_tc.PC = s->vector & ~(target_ulong)1;
  107. if (s->vector & 1) {
  108. env->hflags |= MIPS_HFLAG_M16;
  109. }
  110. }
  111. static void mipsnet_init(int base, qemu_irq irq, NICInfo *nd)
  112. {
  113. DeviceState *dev;
  114. SysBusDevice *s;
  115. dev = qdev_new("mipsnet");
  116. qdev_set_nic_properties(dev, nd);
  117. s = SYS_BUS_DEVICE(dev);
  118. sysbus_realize_and_unref(s, &error_fatal);
  119. sysbus_connect_irq(s, 0, irq);
  120. memory_region_add_subregion(get_system_io(),
  121. base,
  122. sysbus_mmio_get_region(s, 0));
  123. }
  124. static void
  125. mips_mipssim_init(MachineState *machine)
  126. {
  127. const char *kernel_filename = machine->kernel_filename;
  128. const char *kernel_cmdline = machine->kernel_cmdline;
  129. const char *initrd_filename = machine->initrd_filename;
  130. char *filename;
  131. MemoryRegion *address_space_mem = get_system_memory();
  132. MemoryRegion *isa = g_new(MemoryRegion, 1);
  133. MemoryRegion *bios = g_new(MemoryRegion, 1);
  134. Clock *cpuclk;
  135. MIPSCPU *cpu;
  136. CPUMIPSState *env;
  137. ResetData *reset_info;
  138. int bios_size;
  139. cpuclk = clock_new(OBJECT(machine), "cpu-refclk");
  140. #ifdef TARGET_MIPS64
  141. clock_set_hz(cpuclk, 6000000); /* 6 MHz */
  142. #else
  143. clock_set_hz(cpuclk, 12000000); /* 12 MHz */
  144. #endif
  145. /* Init CPUs. */
  146. cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk);
  147. env = &cpu->env;
  148. reset_info = g_new0(ResetData, 1);
  149. reset_info->cpu = cpu;
  150. reset_info->vector = env->active_tc.PC;
  151. qemu_register_reset(main_cpu_reset, reset_info);
  152. /* Allocate RAM. */
  153. memory_region_init_rom(bios, NULL, "mips_mipssim.bios", BIOS_SIZE,
  154. &error_fatal);
  155. memory_region_add_subregion(address_space_mem, 0, machine->ram);
  156. /* Map the BIOS / boot exception handler. */
  157. memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
  158. /* Load a BIOS / boot exception handler image. */
  159. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware ?: BIOS_FILENAME);
  160. if (filename) {
  161. bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
  162. g_free(filename);
  163. } else {
  164. bios_size = -1;
  165. }
  166. if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
  167. machine->firmware && !qtest_enabled()) {
  168. /* Bail out if we have neither a kernel image nor boot vector code. */
  169. error_report("Could not load MIPS bios '%s'", machine->firmware);
  170. exit(1);
  171. } else {
  172. /* We have a boot vector start address. */
  173. env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
  174. }
  175. if (kernel_filename) {
  176. loaderparams.ram_size = machine->ram_size;
  177. loaderparams.kernel_filename = kernel_filename;
  178. loaderparams.kernel_cmdline = kernel_cmdline;
  179. loaderparams.initrd_filename = initrd_filename;
  180. reset_info->vector = load_kernel();
  181. }
  182. /* Init CPU internal devices. */
  183. cpu_mips_irq_init_cpu(cpu);
  184. cpu_mips_clock_init(cpu);
  185. /* Register 64 KB of ISA IO space at 0x1fd00000. */
  186. memory_region_init_alias(isa, NULL, "isa_mmio",
  187. get_system_io(), 0, 0x00010000);
  188. memory_region_add_subregion(get_system_memory(), 0x1fd00000, isa);
  189. /*
  190. * A single 16450 sits at offset 0x3f8. It is attached to
  191. * MIPS CPU INT2, which is interrupt 4.
  192. */
  193. if (serial_hd(0)) {
  194. DeviceState *dev = qdev_new(TYPE_SERIAL_MM);
  195. qdev_prop_set_chr(dev, "chardev", serial_hd(0));
  196. qdev_prop_set_uint8(dev, "regshift", 0);
  197. qdev_prop_set_uint8(dev, "endianness", DEVICE_LITTLE_ENDIAN);
  198. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  199. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, env->irq[4]);
  200. sysbus_add_io(SYS_BUS_DEVICE(dev), 0x3f8,
  201. sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
  202. }
  203. if (nd_table[0].used)
  204. /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
  205. mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
  206. }
  207. static void mips_mipssim_machine_init(MachineClass *mc)
  208. {
  209. mc->desc = "MIPS MIPSsim platform";
  210. mc->init = mips_mipssim_init;
  211. #ifdef TARGET_MIPS64
  212. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("5Kf");
  213. #else
  214. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf");
  215. #endif
  216. mc->default_ram_id = "mips_mipssim.ram";
  217. }
  218. DEFINE_MACHINE("mipssim", mips_mipssim_machine_init)