cg3.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * QEMU CG3 Frame buffer
  3. *
  4. * Copyright (c) 2012 Bob Breuer
  5. * Copyright (c) 2013 Mark Cave-Ayland
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "qemu/datadir.h"
  27. #include "qapi/error.h"
  28. #include "qemu/error-report.h"
  29. #include "ui/console.h"
  30. #include "hw/sysbus.h"
  31. #include "migration/vmstate.h"
  32. #include "hw/irq.h"
  33. #include "hw/loader.h"
  34. #include "hw/qdev-properties.h"
  35. #include "qemu/log.h"
  36. #include "qemu/module.h"
  37. #include "trace.h"
  38. #include "qom/object.h"
  39. /* Change to 1 to enable debugging */
  40. #define DEBUG_CG3 0
  41. #define CG3_ROM_FILE "QEMU,cgthree.bin"
  42. #define FCODE_MAX_ROM_SIZE 0x10000
  43. #define CG3_REG_SIZE 0x20
  44. #define CG3_REG_BT458_ADDR 0x0
  45. #define CG3_REG_BT458_COLMAP 0x4
  46. #define CG3_REG_FBC_CTRL 0x10
  47. #define CG3_REG_FBC_STATUS 0x11
  48. #define CG3_REG_FBC_CURSTART 0x12
  49. #define CG3_REG_FBC_CUREND 0x13
  50. #define CG3_REG_FBC_VCTRL 0x14
  51. /* Control register flags */
  52. #define CG3_CR_ENABLE_INTS 0x80
  53. /* Status register flags */
  54. #define CG3_SR_PENDING_INT 0x80
  55. #define CG3_SR_1152_900_76_B 0x60
  56. #define CG3_SR_ID_COLOR 0x01
  57. #define CG3_VRAM_SIZE 0x100000
  58. #define CG3_VRAM_OFFSET 0x800000
  59. #define TYPE_CG3 "cgthree"
  60. OBJECT_DECLARE_SIMPLE_TYPE(CG3State, CG3)
  61. struct CG3State {
  62. SysBusDevice parent_obj;
  63. QemuConsole *con;
  64. qemu_irq irq;
  65. hwaddr prom_addr;
  66. MemoryRegion vram_mem;
  67. MemoryRegion rom;
  68. MemoryRegion reg;
  69. uint32_t vram_size;
  70. int full_update;
  71. uint8_t regs[16];
  72. uint8_t r[256], g[256], b[256];
  73. uint16_t width, height, depth;
  74. uint8_t dac_index, dac_state;
  75. };
  76. static void cg3_update_display(void *opaque)
  77. {
  78. CG3State *s = opaque;
  79. DisplaySurface *surface = qemu_console_surface(s->con);
  80. const uint8_t *pix;
  81. uint32_t *data;
  82. uint32_t dval;
  83. int x, y, y_start;
  84. unsigned int width, height;
  85. ram_addr_t page;
  86. DirtyBitmapSnapshot *snap = NULL;
  87. if (surface_bits_per_pixel(surface) != 32) {
  88. return;
  89. }
  90. width = s->width;
  91. height = s->height;
  92. y_start = -1;
  93. pix = memory_region_get_ram_ptr(&s->vram_mem);
  94. data = (uint32_t *)surface_data(surface);
  95. if (!s->full_update) {
  96. snap = memory_region_snapshot_and_clear_dirty(&s->vram_mem, 0x0,
  97. memory_region_size(&s->vram_mem),
  98. DIRTY_MEMORY_VGA);
  99. }
  100. for (y = 0; y < height; y++) {
  101. int update;
  102. page = (ram_addr_t)y * width;
  103. if (s->full_update) {
  104. update = 1;
  105. } else {
  106. update = memory_region_snapshot_get_dirty(&s->vram_mem, snap, page,
  107. width);
  108. }
  109. if (update) {
  110. if (y_start < 0) {
  111. y_start = y;
  112. }
  113. for (x = 0; x < width; x++) {
  114. dval = *pix++;
  115. dval = (s->r[dval] << 16) | (s->g[dval] << 8) | s->b[dval];
  116. *data++ = dval;
  117. }
  118. } else {
  119. if (y_start >= 0) {
  120. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  121. y_start = -1;
  122. }
  123. pix += width;
  124. data += width;
  125. }
  126. }
  127. s->full_update = 0;
  128. if (y_start >= 0) {
  129. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  130. }
  131. /* vsync interrupt? */
  132. if (s->regs[0] & CG3_CR_ENABLE_INTS) {
  133. s->regs[1] |= CG3_SR_PENDING_INT;
  134. qemu_irq_raise(s->irq);
  135. }
  136. g_free(snap);
  137. }
  138. static void cg3_invalidate_display(void *opaque)
  139. {
  140. CG3State *s = opaque;
  141. memory_region_set_dirty(&s->vram_mem, 0, CG3_VRAM_SIZE);
  142. }
  143. static uint64_t cg3_reg_read(void *opaque, hwaddr addr, unsigned size)
  144. {
  145. CG3State *s = opaque;
  146. int val;
  147. switch (addr) {
  148. case CG3_REG_BT458_ADDR:
  149. case CG3_REG_BT458_COLMAP:
  150. val = 0;
  151. break;
  152. case CG3_REG_FBC_CTRL:
  153. val = s->regs[0];
  154. break;
  155. case CG3_REG_FBC_STATUS:
  156. /* monitor ID 6, board type = 1 (color) */
  157. val = s->regs[1] | CG3_SR_1152_900_76_B | CG3_SR_ID_COLOR;
  158. break;
  159. case CG3_REG_FBC_CURSTART ... CG3_REG_SIZE - 1:
  160. val = s->regs[addr - 0x10];
  161. break;
  162. default:
  163. qemu_log_mask(LOG_UNIMP,
  164. "cg3: Unimplemented register read "
  165. "reg 0x%" HWADDR_PRIx " size 0x%x\n",
  166. addr, size);
  167. val = 0;
  168. break;
  169. }
  170. trace_cg3_read(addr, val, size);
  171. return val;
  172. }
  173. static void cg3_reg_write(void *opaque, hwaddr addr, uint64_t val,
  174. unsigned size)
  175. {
  176. CG3State *s = opaque;
  177. uint8_t regval;
  178. int i;
  179. trace_cg3_write(addr, val, size);
  180. switch (addr) {
  181. case CG3_REG_BT458_ADDR:
  182. s->dac_index = val;
  183. s->dac_state = 0;
  184. break;
  185. case CG3_REG_BT458_COLMAP:
  186. /* This register can be written to as either a long word or a byte */
  187. if (size == 1) {
  188. val <<= 24;
  189. }
  190. for (i = 0; i < size; i++) {
  191. regval = val >> 24;
  192. switch (s->dac_state) {
  193. case 0:
  194. s->r[s->dac_index] = regval;
  195. s->dac_state++;
  196. break;
  197. case 1:
  198. s->g[s->dac_index] = regval;
  199. s->dac_state++;
  200. break;
  201. case 2:
  202. s->b[s->dac_index] = regval;
  203. /* Index autoincrement */
  204. s->dac_index = (s->dac_index + 1) & 0xff;
  205. /* fall through */
  206. default:
  207. s->dac_state = 0;
  208. break;
  209. }
  210. val <<= 8;
  211. }
  212. s->full_update = 1;
  213. break;
  214. case CG3_REG_FBC_CTRL:
  215. s->regs[0] = val;
  216. break;
  217. case CG3_REG_FBC_STATUS:
  218. if (s->regs[1] & CG3_SR_PENDING_INT) {
  219. /* clear interrupt */
  220. s->regs[1] &= ~CG3_SR_PENDING_INT;
  221. qemu_irq_lower(s->irq);
  222. }
  223. break;
  224. case CG3_REG_FBC_CURSTART ... CG3_REG_SIZE - 1:
  225. s->regs[addr - 0x10] = val;
  226. break;
  227. default:
  228. qemu_log_mask(LOG_UNIMP,
  229. "cg3: Unimplemented register write "
  230. "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n",
  231. addr, size, val);
  232. break;
  233. }
  234. }
  235. static const MemoryRegionOps cg3_reg_ops = {
  236. .read = cg3_reg_read,
  237. .write = cg3_reg_write,
  238. .endianness = DEVICE_NATIVE_ENDIAN,
  239. .valid = {
  240. .min_access_size = 1,
  241. .max_access_size = 4,
  242. },
  243. };
  244. static const GraphicHwOps cg3_ops = {
  245. .invalidate = cg3_invalidate_display,
  246. .gfx_update = cg3_update_display,
  247. };
  248. static void cg3_initfn(Object *obj)
  249. {
  250. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  251. CG3State *s = CG3(obj);
  252. memory_region_init_rom_nomigrate(&s->rom, obj, "cg3.prom",
  253. FCODE_MAX_ROM_SIZE, &error_fatal);
  254. sysbus_init_mmio(sbd, &s->rom);
  255. memory_region_init_io(&s->reg, obj, &cg3_reg_ops, s, "cg3.reg",
  256. CG3_REG_SIZE);
  257. sysbus_init_mmio(sbd, &s->reg);
  258. }
  259. static void cg3_realizefn(DeviceState *dev, Error **errp)
  260. {
  261. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  262. CG3State *s = CG3(dev);
  263. int ret;
  264. char *fcode_filename;
  265. /* FCode ROM */
  266. vmstate_register_ram_global(&s->rom);
  267. fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, CG3_ROM_FILE);
  268. if (fcode_filename) {
  269. ret = load_image_mr(fcode_filename, &s->rom);
  270. g_free(fcode_filename);
  271. if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
  272. warn_report("cg3: could not load prom '%s'", CG3_ROM_FILE);
  273. }
  274. }
  275. memory_region_init_ram(&s->vram_mem, NULL, "cg3.vram", s->vram_size,
  276. &error_fatal);
  277. memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
  278. sysbus_init_mmio(sbd, &s->vram_mem);
  279. sysbus_init_irq(sbd, &s->irq);
  280. s->con = graphic_console_init(dev, 0, &cg3_ops, s);
  281. qemu_console_resize(s->con, s->width, s->height);
  282. }
  283. static int vmstate_cg3_post_load(void *opaque, int version_id)
  284. {
  285. CG3State *s = opaque;
  286. cg3_invalidate_display(s);
  287. return 0;
  288. }
  289. static const VMStateDescription vmstate_cg3 = {
  290. .name = "cg3",
  291. .version_id = 1,
  292. .minimum_version_id = 1,
  293. .post_load = vmstate_cg3_post_load,
  294. .fields = (VMStateField[]) {
  295. VMSTATE_UINT16(height, CG3State),
  296. VMSTATE_UINT16(width, CG3State),
  297. VMSTATE_UINT16(depth, CG3State),
  298. VMSTATE_BUFFER(r, CG3State),
  299. VMSTATE_BUFFER(g, CG3State),
  300. VMSTATE_BUFFER(b, CG3State),
  301. VMSTATE_UINT8(dac_index, CG3State),
  302. VMSTATE_UINT8(dac_state, CG3State),
  303. VMSTATE_END_OF_LIST()
  304. }
  305. };
  306. static void cg3_reset(DeviceState *d)
  307. {
  308. CG3State *s = CG3(d);
  309. /* Initialize palette */
  310. memset(s->r, 0, 256);
  311. memset(s->g, 0, 256);
  312. memset(s->b, 0, 256);
  313. s->dac_state = 0;
  314. s->full_update = 1;
  315. qemu_irq_lower(s->irq);
  316. }
  317. static Property cg3_properties[] = {
  318. DEFINE_PROP_UINT32("vram-size", CG3State, vram_size, -1),
  319. DEFINE_PROP_UINT16("width", CG3State, width, -1),
  320. DEFINE_PROP_UINT16("height", CG3State, height, -1),
  321. DEFINE_PROP_UINT16("depth", CG3State, depth, -1),
  322. DEFINE_PROP_END_OF_LIST(),
  323. };
  324. static void cg3_class_init(ObjectClass *klass, void *data)
  325. {
  326. DeviceClass *dc = DEVICE_CLASS(klass);
  327. dc->realize = cg3_realizefn;
  328. dc->reset = cg3_reset;
  329. dc->vmsd = &vmstate_cg3;
  330. device_class_set_props(dc, cg3_properties);
  331. }
  332. static const TypeInfo cg3_info = {
  333. .name = TYPE_CG3,
  334. .parent = TYPE_SYS_BUS_DEVICE,
  335. .instance_size = sizeof(CG3State),
  336. .instance_init = cg3_initfn,
  337. .class_init = cg3_class_init,
  338. };
  339. static void cg3_register_types(void)
  340. {
  341. type_register_static(&cg3_info);
  342. }
  343. type_init(cg3_register_types)