123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554 |
- /*
- * Copyright (c) 2018, Impinj, Inc.
- *
- * i.MX7 SoC definitions
- *
- * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
- *
- * Based on hw/arm/fsl-imx6.c
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License, or
- * (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- */
- #include "qemu/osdep.h"
- #include "qapi/error.h"
- #include "hw/arm/fsl-imx7.h"
- #include "hw/misc/unimp.h"
- #include "sysemu/sysemu.h"
- #include "qemu/error-report.h"
- #include "qemu/module.h"
- #define NAME_SIZE 20
- static void fsl_imx7_init(Object *obj)
- {
- FslIMX7State *s = FSL_IMX7(obj);
- char name[NAME_SIZE];
- int i;
- for (i = 0; i < MIN(smp_cpus, FSL_IMX7_NUM_CPUS); i++) {
- snprintf(name, NAME_SIZE, "cpu%d", i);
- object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]),
- ARM_CPU_TYPE_NAME("cortex-a7"), &error_abort,
- NULL);
- }
- /*
- * A7MPCORE
- */
- sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore),
- TYPE_A15MPCORE_PRIV);
- /*
- * GPIOs 1 to 7
- */
- for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
- snprintf(name, NAME_SIZE, "gpio%d", i);
- sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]),
- TYPE_IMX_GPIO);
- }
- /*
- * GPT1, 2, 3, 4
- */
- for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
- snprintf(name, NAME_SIZE, "gpt%d", i);
- sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]),
- TYPE_IMX7_GPT);
- }
- /*
- * CCM
- */
- sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX7_CCM);
- /*
- * Analog
- */
- sysbus_init_child_obj(obj, "analog", &s->analog, sizeof(s->analog),
- TYPE_IMX7_ANALOG);
- /*
- * GPCv2
- */
- sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2),
- TYPE_IMX_GPCV2);
- for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
- snprintf(name, NAME_SIZE, "spi%d", i + 1);
- sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]),
- TYPE_IMX_SPI);
- }
- for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
- snprintf(name, NAME_SIZE, "i2c%d", i + 1);
- sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]),
- TYPE_IMX_I2C);
- }
- /*
- * UART
- */
- for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
- snprintf(name, NAME_SIZE, "uart%d", i);
- sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]),
- TYPE_IMX_SERIAL);
- }
- /*
- * Ethernet
- */
- for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
- snprintf(name, NAME_SIZE, "eth%d", i);
- sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]),
- TYPE_IMX_ENET);
- }
- /*
- * SDHCI
- */
- for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
- snprintf(name, NAME_SIZE, "usdhc%d", i);
- sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]),
- TYPE_IMX_USDHC);
- }
- /*
- * SNVS
- */
- sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs),
- TYPE_IMX7_SNVS);
- /*
- * Watchdog
- */
- for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
- snprintf(name, NAME_SIZE, "wdt%d", i);
- sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]),
- TYPE_IMX2_WDT);
- }
- /*
- * GPR
- */
- sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr), TYPE_IMX7_GPR);
- sysbus_init_child_obj(obj, "pcie", &s->pcie, sizeof(s->pcie),
- TYPE_DESIGNWARE_PCIE_HOST);
- for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
- snprintf(name, NAME_SIZE, "usb%d", i);
- sysbus_init_child_obj(obj, name, &s->usb[i], sizeof(s->usb[i]),
- TYPE_CHIPIDEA);
- }
- }
- static void fsl_imx7_realize(DeviceState *dev, Error **errp)
- {
- FslIMX7State *s = FSL_IMX7(dev);
- Object *o;
- int i;
- qemu_irq irq;
- char name[NAME_SIZE];
- if (smp_cpus > FSL_IMX7_NUM_CPUS) {
- error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
- TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus);
- return;
- }
- for (i = 0; i < smp_cpus; i++) {
- o = OBJECT(&s->cpu[i]);
- object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC,
- "psci-conduit", &error_abort);
- /* On uniprocessor, the CBAR is set to 0 */
- if (smp_cpus > 1) {
- object_property_set_int(o, FSL_IMX7_A7MPCORE_ADDR,
- "reset-cbar", &error_abort);
- }
- if (i) {
- /* Secondary CPUs start in PSCI powered-down state */
- object_property_set_bool(o, true,
- "start-powered-off", &error_abort);
- }
- object_property_set_bool(o, true, "realized", &error_abort);
- }
- /*
- * A7MPCORE
- */
- object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu",
- &error_abort);
- object_property_set_int(OBJECT(&s->a7mpcore),
- FSL_IMX7_MAX_IRQ + GIC_INTERNAL,
- "num-irq", &error_abort);
- object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR);
- for (i = 0; i < smp_cpus; i++) {
- SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
- DeviceState *d = DEVICE(qemu_get_cpu(i));
- irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
- sysbus_connect_irq(sbd, i, irq);
- irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
- sysbus_connect_irq(sbd, i + smp_cpus, irq);
- irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
- sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq);
- irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
- sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq);
- }
- /*
- * A7MPCORE DAP
- */
- create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR,
- 0x100000);
- /*
- * GPT1, 2, 3, 4
- */
- for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
- static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = {
- FSL_IMX7_GPT1_ADDR,
- FSL_IMX7_GPT2_ADDR,
- FSL_IMX7_GPT3_ADDR,
- FSL_IMX7_GPT4_ADDR,
- };
- s->gpt[i].ccm = IMX_CCM(&s->ccm);
- object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]);
- }
- for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
- static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = {
- FSL_IMX7_GPIO1_ADDR,
- FSL_IMX7_GPIO2_ADDR,
- FSL_IMX7_GPIO3_ADDR,
- FSL_IMX7_GPIO4_ADDR,
- FSL_IMX7_GPIO5_ADDR,
- FSL_IMX7_GPIO6_ADDR,
- FSL_IMX7_GPIO7_ADDR,
- };
- object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]);
- }
- /*
- * IOMUXC and IOMUXC_LPSR
- */
- for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) {
- static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = {
- FSL_IMX7_IOMUXC_ADDR,
- FSL_IMX7_IOMUXC_LPSR_ADDR,
- };
- snprintf(name, NAME_SIZE, "iomuxc%d", i);
- create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i],
- FSL_IMX7_IOMUXCn_SIZE);
- }
- /*
- * CCM
- */
- object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR);
- /*
- * Analog
- */
- object_property_set_bool(OBJECT(&s->analog), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR);
- /*
- * GPCv2
- */
- object_property_set_bool(OBJECT(&s->gpcv2), true,
- "realized", &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR);
- /* Initialize all ECSPI */
- for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
- static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = {
- FSL_IMX7_ECSPI1_ADDR,
- FSL_IMX7_ECSPI2_ADDR,
- FSL_IMX7_ECSPI3_ADDR,
- FSL_IMX7_ECSPI4_ADDR,
- };
- static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = {
- FSL_IMX7_ECSPI1_IRQ,
- FSL_IMX7_ECSPI2_IRQ,
- FSL_IMX7_ECSPI3_IRQ,
- FSL_IMX7_ECSPI4_IRQ,
- };
- /* Initialize the SPI */
- object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
- FSL_IMX7_SPIn_ADDR[i]);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
- qdev_get_gpio_in(DEVICE(&s->a7mpcore),
- FSL_IMX7_SPIn_IRQ[i]));
- }
- for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
- static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = {
- FSL_IMX7_I2C1_ADDR,
- FSL_IMX7_I2C2_ADDR,
- FSL_IMX7_I2C3_ADDR,
- FSL_IMX7_I2C4_ADDR,
- };
- static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = {
- FSL_IMX7_I2C1_IRQ,
- FSL_IMX7_I2C2_IRQ,
- FSL_IMX7_I2C3_IRQ,
- FSL_IMX7_I2C4_IRQ,
- };
- object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
- qdev_get_gpio_in(DEVICE(&s->a7mpcore),
- FSL_IMX7_I2Cn_IRQ[i]));
- }
- /*
- * UART
- */
- for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
- static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = {
- FSL_IMX7_UART1_ADDR,
- FSL_IMX7_UART2_ADDR,
- FSL_IMX7_UART3_ADDR,
- FSL_IMX7_UART4_ADDR,
- FSL_IMX7_UART5_ADDR,
- FSL_IMX7_UART6_ADDR,
- FSL_IMX7_UART7_ADDR,
- };
- static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = {
- FSL_IMX7_UART1_IRQ,
- FSL_IMX7_UART2_IRQ,
- FSL_IMX7_UART3_IRQ,
- FSL_IMX7_UART4_IRQ,
- FSL_IMX7_UART5_IRQ,
- FSL_IMX7_UART6_IRQ,
- FSL_IMX7_UART7_IRQ,
- };
- qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
- object_property_set_bool(OBJECT(&s->uart[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq);
- }
- /*
- * Ethernet
- */
- for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
- static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = {
- FSL_IMX7_ENET1_ADDR,
- FSL_IMX7_ENET2_ADDR,
- };
- object_property_set_uint(OBJECT(&s->eth[i]), FSL_IMX7_ETH_NUM_TX_RINGS,
- "tx-ring-num", &error_abort);
- qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
- object_property_set_bool(OBJECT(&s->eth[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0));
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3));
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq);
- }
- /*
- * USDHC
- */
- for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
- static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = {
- FSL_IMX7_USDHC1_ADDR,
- FSL_IMX7_USDHC2_ADDR,
- FSL_IMX7_USDHC3_ADDR,
- };
- static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = {
- FSL_IMX7_USDHC1_IRQ,
- FSL_IMX7_USDHC2_IRQ,
- FSL_IMX7_USDHC3_IRQ,
- };
- object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
- FSL_IMX7_USDHCn_ADDR[i]);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq);
- }
- /*
- * SNVS
- */
- object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR);
- /*
- * SRC
- */
- create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE);
- /*
- * Watchdog
- */
- for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
- static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = {
- FSL_IMX7_WDOG1_ADDR,
- FSL_IMX7_WDOG2_ADDR,
- FSL_IMX7_WDOG3_ADDR,
- FSL_IMX7_WDOG4_ADDR,
- };
- object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]);
- }
- /*
- * SDMA
- */
- create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE);
- object_property_set_bool(OBJECT(&s->gpr), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR);
- object_property_set_bool(OBJECT(&s->pcie), true,
- "realized", &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq);
- for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
- static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = {
- FSL_IMX7_USBMISC1_ADDR,
- FSL_IMX7_USBMISC2_ADDR,
- FSL_IMX7_USBMISC3_ADDR,
- };
- static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = {
- FSL_IMX7_USB1_ADDR,
- FSL_IMX7_USB2_ADDR,
- FSL_IMX7_USB3_ADDR,
- };
- static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = {
- FSL_IMX7_USB1_IRQ,
- FSL_IMX7_USB2_IRQ,
- FSL_IMX7_USB3_IRQ,
- };
- object_property_set_bool(OBJECT(&s->usb[i]), true, "realized",
- &error_abort);
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
- FSL_IMX7_USBn_ADDR[i]);
- irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]);
- sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq);
- snprintf(name, NAME_SIZE, "usbmisc%d", i);
- create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i],
- FSL_IMX7_USBMISCn_SIZE);
- }
- /*
- * ADCs
- */
- for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) {
- static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = {
- FSL_IMX7_ADC1_ADDR,
- FSL_IMX7_ADC2_ADDR,
- };
- snprintf(name, NAME_SIZE, "adc%d", i);
- create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i],
- FSL_IMX7_ADCn_SIZE);
- }
- /*
- * LCD
- */
- create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR,
- FSL_IMX7_LCDIF_SIZE);
- }
- static void fsl_imx7_class_init(ObjectClass *oc, void *data)
- {
- DeviceClass *dc = DEVICE_CLASS(oc);
- dc->realize = fsl_imx7_realize;
- /* Reason: Uses serial_hds and nd_table in realize() directly */
- dc->user_creatable = false;
- dc->desc = "i.MX7 SOC";
- }
- static const TypeInfo fsl_imx7_type_info = {
- .name = TYPE_FSL_IMX7,
- .parent = TYPE_DEVICE,
- .instance_size = sizeof(FslIMX7State),
- .instance_init = fsl_imx7_init,
- .class_init = fsl_imx7_class_init,
- };
- static void fsl_imx7_register_types(void)
- {
- type_register_static(&fsl_imx7_type_info);
- }
- type_init(fsl_imx7_register_types)
|