fsl-imx7.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * Copyright (c) 2018, Impinj, Inc.
  3. *
  4. * i.MX7 SoC definitions
  5. *
  6. * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
  7. *
  8. * Based on hw/arm/fsl-imx6.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "hw/arm/fsl-imx7.h"
  23. #include "hw/misc/unimp.h"
  24. #include "sysemu/sysemu.h"
  25. #include "qemu/error-report.h"
  26. #include "qemu/module.h"
  27. #define NAME_SIZE 20
  28. static void fsl_imx7_init(Object *obj)
  29. {
  30. FslIMX7State *s = FSL_IMX7(obj);
  31. char name[NAME_SIZE];
  32. int i;
  33. for (i = 0; i < MIN(smp_cpus, FSL_IMX7_NUM_CPUS); i++) {
  34. snprintf(name, NAME_SIZE, "cpu%d", i);
  35. object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]),
  36. ARM_CPU_TYPE_NAME("cortex-a7"), &error_abort,
  37. NULL);
  38. }
  39. /*
  40. * A7MPCORE
  41. */
  42. sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore),
  43. TYPE_A15MPCORE_PRIV);
  44. /*
  45. * GPIOs 1 to 7
  46. */
  47. for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
  48. snprintf(name, NAME_SIZE, "gpio%d", i);
  49. sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]),
  50. TYPE_IMX_GPIO);
  51. }
  52. /*
  53. * GPT1, 2, 3, 4
  54. */
  55. for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
  56. snprintf(name, NAME_SIZE, "gpt%d", i);
  57. sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]),
  58. TYPE_IMX7_GPT);
  59. }
  60. /*
  61. * CCM
  62. */
  63. sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX7_CCM);
  64. /*
  65. * Analog
  66. */
  67. sysbus_init_child_obj(obj, "analog", &s->analog, sizeof(s->analog),
  68. TYPE_IMX7_ANALOG);
  69. /*
  70. * GPCv2
  71. */
  72. sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2),
  73. TYPE_IMX_GPCV2);
  74. for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
  75. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  76. sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]),
  77. TYPE_IMX_SPI);
  78. }
  79. for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
  80. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  81. sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]),
  82. TYPE_IMX_I2C);
  83. }
  84. /*
  85. * UART
  86. */
  87. for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
  88. snprintf(name, NAME_SIZE, "uart%d", i);
  89. sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]),
  90. TYPE_IMX_SERIAL);
  91. }
  92. /*
  93. * Ethernet
  94. */
  95. for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
  96. snprintf(name, NAME_SIZE, "eth%d", i);
  97. sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]),
  98. TYPE_IMX_ENET);
  99. }
  100. /*
  101. * SDHCI
  102. */
  103. for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
  104. snprintf(name, NAME_SIZE, "usdhc%d", i);
  105. sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]),
  106. TYPE_IMX_USDHC);
  107. }
  108. /*
  109. * SNVS
  110. */
  111. sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs),
  112. TYPE_IMX7_SNVS);
  113. /*
  114. * Watchdog
  115. */
  116. for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
  117. snprintf(name, NAME_SIZE, "wdt%d", i);
  118. sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]),
  119. TYPE_IMX2_WDT);
  120. }
  121. /*
  122. * GPR
  123. */
  124. sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr), TYPE_IMX7_GPR);
  125. sysbus_init_child_obj(obj, "pcie", &s->pcie, sizeof(s->pcie),
  126. TYPE_DESIGNWARE_PCIE_HOST);
  127. for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
  128. snprintf(name, NAME_SIZE, "usb%d", i);
  129. sysbus_init_child_obj(obj, name, &s->usb[i], sizeof(s->usb[i]),
  130. TYPE_CHIPIDEA);
  131. }
  132. }
  133. static void fsl_imx7_realize(DeviceState *dev, Error **errp)
  134. {
  135. FslIMX7State *s = FSL_IMX7(dev);
  136. Object *o;
  137. int i;
  138. qemu_irq irq;
  139. char name[NAME_SIZE];
  140. if (smp_cpus > FSL_IMX7_NUM_CPUS) {
  141. error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
  142. TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus);
  143. return;
  144. }
  145. for (i = 0; i < smp_cpus; i++) {
  146. o = OBJECT(&s->cpu[i]);
  147. object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC,
  148. "psci-conduit", &error_abort);
  149. /* On uniprocessor, the CBAR is set to 0 */
  150. if (smp_cpus > 1) {
  151. object_property_set_int(o, FSL_IMX7_A7MPCORE_ADDR,
  152. "reset-cbar", &error_abort);
  153. }
  154. if (i) {
  155. /* Secondary CPUs start in PSCI powered-down state */
  156. object_property_set_bool(o, true,
  157. "start-powered-off", &error_abort);
  158. }
  159. object_property_set_bool(o, true, "realized", &error_abort);
  160. }
  161. /*
  162. * A7MPCORE
  163. */
  164. object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu",
  165. &error_abort);
  166. object_property_set_int(OBJECT(&s->a7mpcore),
  167. FSL_IMX7_MAX_IRQ + GIC_INTERNAL,
  168. "num-irq", &error_abort);
  169. object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized",
  170. &error_abort);
  171. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR);
  172. for (i = 0; i < smp_cpus; i++) {
  173. SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
  174. DeviceState *d = DEVICE(qemu_get_cpu(i));
  175. irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
  176. sysbus_connect_irq(sbd, i, irq);
  177. irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
  178. sysbus_connect_irq(sbd, i + smp_cpus, irq);
  179. irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
  180. sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq);
  181. irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
  182. sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq);
  183. }
  184. /*
  185. * A7MPCORE DAP
  186. */
  187. create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR,
  188. 0x100000);
  189. /*
  190. * GPT1, 2, 3, 4
  191. */
  192. for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
  193. static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = {
  194. FSL_IMX7_GPT1_ADDR,
  195. FSL_IMX7_GPT2_ADDR,
  196. FSL_IMX7_GPT3_ADDR,
  197. FSL_IMX7_GPT4_ADDR,
  198. };
  199. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  200. object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized",
  201. &error_abort);
  202. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]);
  203. }
  204. for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
  205. static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = {
  206. FSL_IMX7_GPIO1_ADDR,
  207. FSL_IMX7_GPIO2_ADDR,
  208. FSL_IMX7_GPIO3_ADDR,
  209. FSL_IMX7_GPIO4_ADDR,
  210. FSL_IMX7_GPIO5_ADDR,
  211. FSL_IMX7_GPIO6_ADDR,
  212. FSL_IMX7_GPIO7_ADDR,
  213. };
  214. object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized",
  215. &error_abort);
  216. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]);
  217. }
  218. /*
  219. * IOMUXC and IOMUXC_LPSR
  220. */
  221. for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) {
  222. static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = {
  223. FSL_IMX7_IOMUXC_ADDR,
  224. FSL_IMX7_IOMUXC_LPSR_ADDR,
  225. };
  226. snprintf(name, NAME_SIZE, "iomuxc%d", i);
  227. create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i],
  228. FSL_IMX7_IOMUXCn_SIZE);
  229. }
  230. /*
  231. * CCM
  232. */
  233. object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort);
  234. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR);
  235. /*
  236. * Analog
  237. */
  238. object_property_set_bool(OBJECT(&s->analog), true, "realized",
  239. &error_abort);
  240. sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR);
  241. /*
  242. * GPCv2
  243. */
  244. object_property_set_bool(OBJECT(&s->gpcv2), true,
  245. "realized", &error_abort);
  246. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR);
  247. /* Initialize all ECSPI */
  248. for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
  249. static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = {
  250. FSL_IMX7_ECSPI1_ADDR,
  251. FSL_IMX7_ECSPI2_ADDR,
  252. FSL_IMX7_ECSPI3_ADDR,
  253. FSL_IMX7_ECSPI4_ADDR,
  254. };
  255. static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = {
  256. FSL_IMX7_ECSPI1_IRQ,
  257. FSL_IMX7_ECSPI2_IRQ,
  258. FSL_IMX7_ECSPI3_IRQ,
  259. FSL_IMX7_ECSPI4_IRQ,
  260. };
  261. /* Initialize the SPI */
  262. object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
  263. &error_abort);
  264. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  265. FSL_IMX7_SPIn_ADDR[i]);
  266. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  267. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  268. FSL_IMX7_SPIn_IRQ[i]));
  269. }
  270. for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
  271. static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = {
  272. FSL_IMX7_I2C1_ADDR,
  273. FSL_IMX7_I2C2_ADDR,
  274. FSL_IMX7_I2C3_ADDR,
  275. FSL_IMX7_I2C4_ADDR,
  276. };
  277. static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = {
  278. FSL_IMX7_I2C1_IRQ,
  279. FSL_IMX7_I2C2_IRQ,
  280. FSL_IMX7_I2C3_IRQ,
  281. FSL_IMX7_I2C4_IRQ,
  282. };
  283. object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized",
  284. &error_abort);
  285. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]);
  286. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  287. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  288. FSL_IMX7_I2Cn_IRQ[i]));
  289. }
  290. /*
  291. * UART
  292. */
  293. for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
  294. static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = {
  295. FSL_IMX7_UART1_ADDR,
  296. FSL_IMX7_UART2_ADDR,
  297. FSL_IMX7_UART3_ADDR,
  298. FSL_IMX7_UART4_ADDR,
  299. FSL_IMX7_UART5_ADDR,
  300. FSL_IMX7_UART6_ADDR,
  301. FSL_IMX7_UART7_ADDR,
  302. };
  303. static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = {
  304. FSL_IMX7_UART1_IRQ,
  305. FSL_IMX7_UART2_IRQ,
  306. FSL_IMX7_UART3_IRQ,
  307. FSL_IMX7_UART4_IRQ,
  308. FSL_IMX7_UART5_IRQ,
  309. FSL_IMX7_UART6_IRQ,
  310. FSL_IMX7_UART7_IRQ,
  311. };
  312. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  313. object_property_set_bool(OBJECT(&s->uart[i]), true, "realized",
  314. &error_abort);
  315. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]);
  316. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]);
  317. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq);
  318. }
  319. /*
  320. * Ethernet
  321. */
  322. for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
  323. static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = {
  324. FSL_IMX7_ENET1_ADDR,
  325. FSL_IMX7_ENET2_ADDR,
  326. };
  327. object_property_set_uint(OBJECT(&s->eth[i]), FSL_IMX7_ETH_NUM_TX_RINGS,
  328. "tx-ring-num", &error_abort);
  329. qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
  330. object_property_set_bool(OBJECT(&s->eth[i]), true, "realized",
  331. &error_abort);
  332. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]);
  333. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0));
  334. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq);
  335. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3));
  336. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq);
  337. }
  338. /*
  339. * USDHC
  340. */
  341. for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
  342. static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = {
  343. FSL_IMX7_USDHC1_ADDR,
  344. FSL_IMX7_USDHC2_ADDR,
  345. FSL_IMX7_USDHC3_ADDR,
  346. };
  347. static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = {
  348. FSL_IMX7_USDHC1_IRQ,
  349. FSL_IMX7_USDHC2_IRQ,
  350. FSL_IMX7_USDHC3_IRQ,
  351. };
  352. object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized",
  353. &error_abort);
  354. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  355. FSL_IMX7_USDHCn_ADDR[i]);
  356. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]);
  357. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq);
  358. }
  359. /*
  360. * SNVS
  361. */
  362. object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort);
  363. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR);
  364. /*
  365. * SRC
  366. */
  367. create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE);
  368. /*
  369. * Watchdog
  370. */
  371. for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
  372. static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = {
  373. FSL_IMX7_WDOG1_ADDR,
  374. FSL_IMX7_WDOG2_ADDR,
  375. FSL_IMX7_WDOG3_ADDR,
  376. FSL_IMX7_WDOG4_ADDR,
  377. };
  378. object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized",
  379. &error_abort);
  380. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]);
  381. }
  382. /*
  383. * SDMA
  384. */
  385. create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE);
  386. object_property_set_bool(OBJECT(&s->gpr), true, "realized",
  387. &error_abort);
  388. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR);
  389. object_property_set_bool(OBJECT(&s->pcie), true,
  390. "realized", &error_abort);
  391. sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR);
  392. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ);
  393. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq);
  394. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ);
  395. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq);
  396. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ);
  397. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq);
  398. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ);
  399. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq);
  400. for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
  401. static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = {
  402. FSL_IMX7_USBMISC1_ADDR,
  403. FSL_IMX7_USBMISC2_ADDR,
  404. FSL_IMX7_USBMISC3_ADDR,
  405. };
  406. static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = {
  407. FSL_IMX7_USB1_ADDR,
  408. FSL_IMX7_USB2_ADDR,
  409. FSL_IMX7_USB3_ADDR,
  410. };
  411. static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = {
  412. FSL_IMX7_USB1_IRQ,
  413. FSL_IMX7_USB2_IRQ,
  414. FSL_IMX7_USB3_IRQ,
  415. };
  416. object_property_set_bool(OBJECT(&s->usb[i]), true, "realized",
  417. &error_abort);
  418. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  419. FSL_IMX7_USBn_ADDR[i]);
  420. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]);
  421. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq);
  422. snprintf(name, NAME_SIZE, "usbmisc%d", i);
  423. create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i],
  424. FSL_IMX7_USBMISCn_SIZE);
  425. }
  426. /*
  427. * ADCs
  428. */
  429. for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) {
  430. static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = {
  431. FSL_IMX7_ADC1_ADDR,
  432. FSL_IMX7_ADC2_ADDR,
  433. };
  434. snprintf(name, NAME_SIZE, "adc%d", i);
  435. create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i],
  436. FSL_IMX7_ADCn_SIZE);
  437. }
  438. /*
  439. * LCD
  440. */
  441. create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR,
  442. FSL_IMX7_LCDIF_SIZE);
  443. }
  444. static void fsl_imx7_class_init(ObjectClass *oc, void *data)
  445. {
  446. DeviceClass *dc = DEVICE_CLASS(oc);
  447. dc->realize = fsl_imx7_realize;
  448. /* Reason: Uses serial_hds and nd_table in realize() directly */
  449. dc->user_creatable = false;
  450. dc->desc = "i.MX7 SOC";
  451. }
  452. static const TypeInfo fsl_imx7_type_info = {
  453. .name = TYPE_FSL_IMX7,
  454. .parent = TYPE_DEVICE,
  455. .instance_size = sizeof(FslIMX7State),
  456. .instance_init = fsl_imx7_init,
  457. .class_init = fsl_imx7_class_init,
  458. };
  459. static void fsl_imx7_register_types(void)
  460. {
  461. type_register_static(&fsl_imx7_type_info);
  462. }
  463. type_init(fsl_imx7_register_types)