arm_timer.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /*
  2. * ARM PrimeCell Timer modules.
  3. *
  4. * Copyright (c) 2005-2006 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "hw/sysbus.h"
  11. #include "qemu/timer.h"
  12. #include "qemu-common.h"
  13. #include "hw/qdev.h"
  14. #include "hw/ptimer.h"
  15. #include "qemu/main-loop.h"
  16. #include "qemu/log.h"
  17. /* Common timer implementation. */
  18. #define TIMER_CTRL_ONESHOT (1 << 0)
  19. #define TIMER_CTRL_32BIT (1 << 1)
  20. #define TIMER_CTRL_DIV1 (0 << 2)
  21. #define TIMER_CTRL_DIV16 (1 << 2)
  22. #define TIMER_CTRL_DIV256 (2 << 2)
  23. #define TIMER_CTRL_IE (1 << 5)
  24. #define TIMER_CTRL_PERIODIC (1 << 6)
  25. #define TIMER_CTRL_ENABLE (1 << 7)
  26. typedef struct {
  27. ptimer_state *timer;
  28. uint32_t control;
  29. uint32_t limit;
  30. int freq;
  31. int int_level;
  32. qemu_irq irq;
  33. } arm_timer_state;
  34. /* Check all active timers, and schedule the next timer interrupt. */
  35. static void arm_timer_update(arm_timer_state *s)
  36. {
  37. /* Update interrupts. */
  38. if (s->int_level && (s->control & TIMER_CTRL_IE)) {
  39. qemu_irq_raise(s->irq);
  40. } else {
  41. qemu_irq_lower(s->irq);
  42. }
  43. }
  44. static uint32_t arm_timer_read(void *opaque, hwaddr offset)
  45. {
  46. arm_timer_state *s = (arm_timer_state *)opaque;
  47. switch (offset >> 2) {
  48. case 0: /* TimerLoad */
  49. case 6: /* TimerBGLoad */
  50. return s->limit;
  51. case 1: /* TimerValue */
  52. return ptimer_get_count(s->timer);
  53. case 2: /* TimerControl */
  54. return s->control;
  55. case 4: /* TimerRIS */
  56. return s->int_level;
  57. case 5: /* TimerMIS */
  58. if ((s->control & TIMER_CTRL_IE) == 0)
  59. return 0;
  60. return s->int_level;
  61. default:
  62. qemu_log_mask(LOG_GUEST_ERROR,
  63. "%s: Bad offset %x\n", __func__, (int)offset);
  64. return 0;
  65. }
  66. }
  67. /* Reset the timer limit after settings have changed. */
  68. static void arm_timer_recalibrate(arm_timer_state *s, int reload)
  69. {
  70. uint32_t limit;
  71. if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
  72. /* Free running. */
  73. if (s->control & TIMER_CTRL_32BIT)
  74. limit = 0xffffffff;
  75. else
  76. limit = 0xffff;
  77. } else {
  78. /* Periodic. */
  79. limit = s->limit;
  80. }
  81. ptimer_set_limit(s->timer, limit, reload);
  82. }
  83. static void arm_timer_write(void *opaque, hwaddr offset,
  84. uint32_t value)
  85. {
  86. arm_timer_state *s = (arm_timer_state *)opaque;
  87. int freq;
  88. switch (offset >> 2) {
  89. case 0: /* TimerLoad */
  90. s->limit = value;
  91. arm_timer_recalibrate(s, 1);
  92. break;
  93. case 1: /* TimerValue */
  94. /* ??? Linux seems to want to write to this readonly register.
  95. Ignore it. */
  96. break;
  97. case 2: /* TimerControl */
  98. if (s->control & TIMER_CTRL_ENABLE) {
  99. /* Pause the timer if it is running. This may cause some
  100. inaccuracy dure to rounding, but avoids a whole lot of other
  101. messyness. */
  102. ptimer_stop(s->timer);
  103. }
  104. s->control = value;
  105. freq = s->freq;
  106. /* ??? Need to recalculate expiry time after changing divisor. */
  107. switch ((value >> 2) & 3) {
  108. case 1: freq >>= 4; break;
  109. case 2: freq >>= 8; break;
  110. }
  111. arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
  112. ptimer_set_freq(s->timer, freq);
  113. if (s->control & TIMER_CTRL_ENABLE) {
  114. /* Restart the timer if still enabled. */
  115. ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
  116. }
  117. break;
  118. case 3: /* TimerIntClr */
  119. s->int_level = 0;
  120. break;
  121. case 6: /* TimerBGLoad */
  122. s->limit = value;
  123. arm_timer_recalibrate(s, 0);
  124. break;
  125. default:
  126. qemu_log_mask(LOG_GUEST_ERROR,
  127. "%s: Bad offset %x\n", __func__, (int)offset);
  128. }
  129. arm_timer_update(s);
  130. }
  131. static void arm_timer_tick(void *opaque)
  132. {
  133. arm_timer_state *s = (arm_timer_state *)opaque;
  134. s->int_level = 1;
  135. arm_timer_update(s);
  136. }
  137. static const VMStateDescription vmstate_arm_timer = {
  138. .name = "arm_timer",
  139. .version_id = 1,
  140. .minimum_version_id = 1,
  141. .fields = (VMStateField[]) {
  142. VMSTATE_UINT32(control, arm_timer_state),
  143. VMSTATE_UINT32(limit, arm_timer_state),
  144. VMSTATE_INT32(int_level, arm_timer_state),
  145. VMSTATE_PTIMER(timer, arm_timer_state),
  146. VMSTATE_END_OF_LIST()
  147. }
  148. };
  149. static arm_timer_state *arm_timer_init(uint32_t freq)
  150. {
  151. arm_timer_state *s;
  152. QEMUBH *bh;
  153. s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
  154. s->freq = freq;
  155. s->control = TIMER_CTRL_IE;
  156. bh = qemu_bh_new(arm_timer_tick, s);
  157. s->timer = ptimer_init(bh);
  158. vmstate_register(NULL, -1, &vmstate_arm_timer, s);
  159. return s;
  160. }
  161. /* ARM PrimeCell SP804 dual timer module.
  162. * Docs at
  163. * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
  164. */
  165. #define TYPE_SP804 "sp804"
  166. #define SP804(obj) OBJECT_CHECK(SP804State, (obj), TYPE_SP804)
  167. typedef struct SP804State {
  168. SysBusDevice parent_obj;
  169. MemoryRegion iomem;
  170. arm_timer_state *timer[2];
  171. uint32_t freq0, freq1;
  172. int level[2];
  173. qemu_irq irq;
  174. } SP804State;
  175. static const uint8_t sp804_ids[] = {
  176. /* Timer ID */
  177. 0x04, 0x18, 0x14, 0,
  178. /* PrimeCell ID */
  179. 0xd, 0xf0, 0x05, 0xb1
  180. };
  181. /* Merge the IRQs from the two component devices. */
  182. static void sp804_set_irq(void *opaque, int irq, int level)
  183. {
  184. SP804State *s = (SP804State *)opaque;
  185. s->level[irq] = level;
  186. qemu_set_irq(s->irq, s->level[0] || s->level[1]);
  187. }
  188. static uint64_t sp804_read(void *opaque, hwaddr offset,
  189. unsigned size)
  190. {
  191. SP804State *s = (SP804State *)opaque;
  192. if (offset < 0x20) {
  193. return arm_timer_read(s->timer[0], offset);
  194. }
  195. if (offset < 0x40) {
  196. return arm_timer_read(s->timer[1], offset - 0x20);
  197. }
  198. /* TimerPeriphID */
  199. if (offset >= 0xfe0 && offset <= 0xffc) {
  200. return sp804_ids[(offset - 0xfe0) >> 2];
  201. }
  202. switch (offset) {
  203. /* Integration Test control registers, which we won't support */
  204. case 0xf00: /* TimerITCR */
  205. case 0xf04: /* TimerITOP (strictly write only but..) */
  206. qemu_log_mask(LOG_UNIMP,
  207. "%s: integration test registers unimplemented\n",
  208. __func__);
  209. return 0;
  210. }
  211. qemu_log_mask(LOG_GUEST_ERROR,
  212. "%s: Bad offset %x\n", __func__, (int)offset);
  213. return 0;
  214. }
  215. static void sp804_write(void *opaque, hwaddr offset,
  216. uint64_t value, unsigned size)
  217. {
  218. SP804State *s = (SP804State *)opaque;
  219. if (offset < 0x20) {
  220. arm_timer_write(s->timer[0], offset, value);
  221. return;
  222. }
  223. if (offset < 0x40) {
  224. arm_timer_write(s->timer[1], offset - 0x20, value);
  225. return;
  226. }
  227. /* Technically we could be writing to the Test Registers, but not likely */
  228. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
  229. __func__, (int)offset);
  230. }
  231. static const MemoryRegionOps sp804_ops = {
  232. .read = sp804_read,
  233. .write = sp804_write,
  234. .endianness = DEVICE_NATIVE_ENDIAN,
  235. };
  236. static const VMStateDescription vmstate_sp804 = {
  237. .name = "sp804",
  238. .version_id = 1,
  239. .minimum_version_id = 1,
  240. .fields = (VMStateField[]) {
  241. VMSTATE_INT32_ARRAY(level, SP804State, 2),
  242. VMSTATE_END_OF_LIST()
  243. }
  244. };
  245. static void sp804_init(Object *obj)
  246. {
  247. SP804State *s = SP804(obj);
  248. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  249. sysbus_init_irq(sbd, &s->irq);
  250. memory_region_init_io(&s->iomem, obj, &sp804_ops, s,
  251. "sp804", 0x1000);
  252. sysbus_init_mmio(sbd, &s->iomem);
  253. }
  254. static void sp804_realize(DeviceState *dev, Error **errp)
  255. {
  256. SP804State *s = SP804(dev);
  257. s->timer[0] = arm_timer_init(s->freq0);
  258. s->timer[1] = arm_timer_init(s->freq1);
  259. s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0);
  260. s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1);
  261. }
  262. /* Integrator/CP timer module. */
  263. #define TYPE_INTEGRATOR_PIT "integrator_pit"
  264. #define INTEGRATOR_PIT(obj) \
  265. OBJECT_CHECK(icp_pit_state, (obj), TYPE_INTEGRATOR_PIT)
  266. typedef struct {
  267. SysBusDevice parent_obj;
  268. MemoryRegion iomem;
  269. arm_timer_state *timer[3];
  270. } icp_pit_state;
  271. static uint64_t icp_pit_read(void *opaque, hwaddr offset,
  272. unsigned size)
  273. {
  274. icp_pit_state *s = (icp_pit_state *)opaque;
  275. int n;
  276. /* ??? Don't know the PrimeCell ID for this device. */
  277. n = offset >> 8;
  278. if (n > 2) {
  279. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
  280. return 0;
  281. }
  282. return arm_timer_read(s->timer[n], offset & 0xff);
  283. }
  284. static void icp_pit_write(void *opaque, hwaddr offset,
  285. uint64_t value, unsigned size)
  286. {
  287. icp_pit_state *s = (icp_pit_state *)opaque;
  288. int n;
  289. n = offset >> 8;
  290. if (n > 2) {
  291. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
  292. return;
  293. }
  294. arm_timer_write(s->timer[n], offset & 0xff, value);
  295. }
  296. static const MemoryRegionOps icp_pit_ops = {
  297. .read = icp_pit_read,
  298. .write = icp_pit_write,
  299. .endianness = DEVICE_NATIVE_ENDIAN,
  300. };
  301. static void icp_pit_init(Object *obj)
  302. {
  303. icp_pit_state *s = INTEGRATOR_PIT(obj);
  304. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  305. /* Timer 0 runs at the system clock speed (40MHz). */
  306. s->timer[0] = arm_timer_init(40000000);
  307. /* The other two timers run at 1MHz. */
  308. s->timer[1] = arm_timer_init(1000000);
  309. s->timer[2] = arm_timer_init(1000000);
  310. sysbus_init_irq(dev, &s->timer[0]->irq);
  311. sysbus_init_irq(dev, &s->timer[1]->irq);
  312. sysbus_init_irq(dev, &s->timer[2]->irq);
  313. memory_region_init_io(&s->iomem, obj, &icp_pit_ops, s,
  314. "icp_pit", 0x1000);
  315. sysbus_init_mmio(dev, &s->iomem);
  316. /* This device has no state to save/restore. The component timers will
  317. save themselves. */
  318. }
  319. static const TypeInfo icp_pit_info = {
  320. .name = TYPE_INTEGRATOR_PIT,
  321. .parent = TYPE_SYS_BUS_DEVICE,
  322. .instance_size = sizeof(icp_pit_state),
  323. .instance_init = icp_pit_init,
  324. };
  325. static Property sp804_properties[] = {
  326. DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000),
  327. DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000),
  328. DEFINE_PROP_END_OF_LIST(),
  329. };
  330. static void sp804_class_init(ObjectClass *klass, void *data)
  331. {
  332. DeviceClass *k = DEVICE_CLASS(klass);
  333. k->realize = sp804_realize;
  334. k->props = sp804_properties;
  335. k->vmsd = &vmstate_sp804;
  336. }
  337. static const TypeInfo sp804_info = {
  338. .name = TYPE_SP804,
  339. .parent = TYPE_SYS_BUS_DEVICE,
  340. .instance_size = sizeof(SP804State),
  341. .instance_init = sp804_init,
  342. .class_init = sp804_class_init,
  343. };
  344. static void arm_timer_register_types(void)
  345. {
  346. type_register_static(&icp_pit_info);
  347. type_register_static(&sp804_info);
  348. }
  349. type_init(arm_timer_register_types)