imx_i2c.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * i.MX I2C Bus Serial Interface Emulation
  3. *
  4. * Copyright (C) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/i2c/imx_i2c.h"
  22. #include "hw/i2c/i2c.h"
  23. #include "qemu/log.h"
  24. #ifndef DEBUG_IMX_I2C
  25. #define DEBUG_IMX_I2C 0
  26. #endif
  27. #define DPRINTF(fmt, args...) \
  28. do { \
  29. if (DEBUG_IMX_I2C) { \
  30. fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_I2C, \
  31. __func__, ##args); \
  32. } \
  33. } while (0)
  34. static const char *imx_i2c_get_regname(unsigned offset)
  35. {
  36. switch (offset) {
  37. case IADR_ADDR:
  38. return "IADR";
  39. case IFDR_ADDR:
  40. return "IFDR";
  41. case I2CR_ADDR:
  42. return "I2CR";
  43. case I2SR_ADDR:
  44. return "I2SR";
  45. case I2DR_ADDR:
  46. return "I2DR";
  47. default:
  48. return "[?]";
  49. }
  50. }
  51. static inline bool imx_i2c_is_enabled(IMXI2CState *s)
  52. {
  53. return s->i2cr & I2CR_IEN;
  54. }
  55. static inline bool imx_i2c_interrupt_is_enabled(IMXI2CState *s)
  56. {
  57. return s->i2cr & I2CR_IIEN;
  58. }
  59. static inline bool imx_i2c_is_master(IMXI2CState *s)
  60. {
  61. return s->i2cr & I2CR_MSTA;
  62. }
  63. static void imx_i2c_reset(DeviceState *dev)
  64. {
  65. IMXI2CState *s = IMX_I2C(dev);
  66. if (s->address != ADDR_RESET) {
  67. i2c_end_transfer(s->bus);
  68. }
  69. s->address = ADDR_RESET;
  70. s->iadr = IADR_RESET;
  71. s->ifdr = IFDR_RESET;
  72. s->i2cr = I2CR_RESET;
  73. s->i2sr = I2SR_RESET;
  74. s->i2dr_read = I2DR_RESET;
  75. s->i2dr_write = I2DR_RESET;
  76. }
  77. static inline void imx_i2c_raise_interrupt(IMXI2CState *s)
  78. {
  79. /*
  80. * raise an interrupt if the device is enabled and it is configured
  81. * to generate some interrupts.
  82. */
  83. if (imx_i2c_is_enabled(s) && imx_i2c_interrupt_is_enabled(s)) {
  84. s->i2sr |= I2SR_IIF;
  85. qemu_irq_raise(s->irq);
  86. }
  87. }
  88. static uint64_t imx_i2c_read(void *opaque, hwaddr offset,
  89. unsigned size)
  90. {
  91. uint16_t value;
  92. IMXI2CState *s = IMX_I2C(opaque);
  93. switch (offset) {
  94. case IADR_ADDR:
  95. value = s->iadr;
  96. break;
  97. case IFDR_ADDR:
  98. value = s->ifdr;
  99. break;
  100. case I2CR_ADDR:
  101. value = s->i2cr;
  102. break;
  103. case I2SR_ADDR:
  104. value = s->i2sr;
  105. break;
  106. case I2DR_ADDR:
  107. value = s->i2dr_read;
  108. if (imx_i2c_is_master(s)) {
  109. int ret = 0xff;
  110. if (s->address == ADDR_RESET) {
  111. /* something is wrong as the address is not set */
  112. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Trying to read "
  113. "without specifying the slave address\n",
  114. TYPE_IMX_I2C, __func__);
  115. } else if (s->i2cr & I2CR_MTX) {
  116. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Trying to read "
  117. "but MTX is set\n", TYPE_IMX_I2C, __func__);
  118. } else {
  119. /* get the next byte */
  120. ret = i2c_recv(s->bus);
  121. if (ret >= 0) {
  122. imx_i2c_raise_interrupt(s);
  123. } else {
  124. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: read failed "
  125. "for device 0x%02x\n", TYPE_IMX_I2C,
  126. __func__, s->address);
  127. ret = 0xff;
  128. }
  129. }
  130. s->i2dr_read = ret;
  131. } else {
  132. qemu_log_mask(LOG_UNIMP, "[%s]%s: slave mode not implemented\n",
  133. TYPE_IMX_I2C, __func__);
  134. }
  135. break;
  136. default:
  137. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
  138. HWADDR_PRIx "\n", TYPE_IMX_I2C, __func__, offset);
  139. value = 0;
  140. break;
  141. }
  142. DPRINTF("read %s [0x%" HWADDR_PRIx "] -> 0x%02x\n",
  143. imx_i2c_get_regname(offset), offset, value);
  144. return (uint64_t)value;
  145. }
  146. static void imx_i2c_write(void *opaque, hwaddr offset,
  147. uint64_t value, unsigned size)
  148. {
  149. IMXI2CState *s = IMX_I2C(opaque);
  150. DPRINTF("write %s [0x%" HWADDR_PRIx "] <- 0x%02x\n",
  151. imx_i2c_get_regname(offset), offset, (int)value);
  152. value &= 0xff;
  153. switch (offset) {
  154. case IADR_ADDR:
  155. s->iadr = value & IADR_MASK;
  156. /* i2c_set_slave_address(s->bus, (uint8_t)s->iadr); */
  157. break;
  158. case IFDR_ADDR:
  159. s->ifdr = value & IFDR_MASK;
  160. break;
  161. case I2CR_ADDR:
  162. if (imx_i2c_is_enabled(s) && ((value & I2CR_IEN) == 0)) {
  163. /* This is a soft reset. IADR is preserved during soft resets */
  164. uint16_t iadr = s->iadr;
  165. imx_i2c_reset(DEVICE(s));
  166. s->iadr = iadr;
  167. } else { /* normal write */
  168. s->i2cr = value & I2CR_MASK;
  169. if (imx_i2c_is_master(s)) {
  170. /* set the bus to busy */
  171. s->i2sr |= I2SR_IBB;
  172. } else { /* slave mode */
  173. /* bus is not busy anymore */
  174. s->i2sr &= ~I2SR_IBB;
  175. /*
  176. * if we unset the master mode then it ends the ongoing
  177. * transfer if any
  178. */
  179. if (s->address != ADDR_RESET) {
  180. i2c_end_transfer(s->bus);
  181. s->address = ADDR_RESET;
  182. }
  183. }
  184. if (s->i2cr & I2CR_RSTA) { /* Restart */
  185. /* if this is a restart then it ends the ongoing transfer */
  186. if (s->address != ADDR_RESET) {
  187. i2c_end_transfer(s->bus);
  188. s->address = ADDR_RESET;
  189. s->i2cr &= ~I2CR_RSTA;
  190. }
  191. }
  192. }
  193. break;
  194. case I2SR_ADDR:
  195. /*
  196. * if the user writes 0 to IIF then lower the interrupt and
  197. * reset the bit
  198. */
  199. if ((s->i2sr & I2SR_IIF) && !(value & I2SR_IIF)) {
  200. s->i2sr &= ~I2SR_IIF;
  201. qemu_irq_lower(s->irq);
  202. }
  203. /*
  204. * if the user writes 0 to IAL, reset the bit
  205. */
  206. if ((s->i2sr & I2SR_IAL) && !(value & I2SR_IAL)) {
  207. s->i2sr &= ~I2SR_IAL;
  208. }
  209. break;
  210. case I2DR_ADDR:
  211. /* if the device is not enabled, nothing to do */
  212. if (!imx_i2c_is_enabled(s)) {
  213. break;
  214. }
  215. s->i2dr_write = value & I2DR_MASK;
  216. if (imx_i2c_is_master(s)) {
  217. /* If this is the first write cycle then it is the slave addr */
  218. if (s->address == ADDR_RESET) {
  219. if (i2c_start_transfer(s->bus, extract32(s->i2dr_write, 1, 7),
  220. extract32(s->i2dr_write, 0, 1))) {
  221. /* if non zero is returned, the address is not valid */
  222. s->i2sr |= I2SR_RXAK;
  223. } else {
  224. s->address = s->i2dr_write;
  225. s->i2sr &= ~I2SR_RXAK;
  226. imx_i2c_raise_interrupt(s);
  227. }
  228. } else { /* This is a normal data write */
  229. if (i2c_send(s->bus, s->i2dr_write)) {
  230. /* if the target return non zero then end the transfer */
  231. s->i2sr |= I2SR_RXAK;
  232. s->address = ADDR_RESET;
  233. i2c_end_transfer(s->bus);
  234. } else {
  235. s->i2sr &= ~I2SR_RXAK;
  236. imx_i2c_raise_interrupt(s);
  237. }
  238. }
  239. } else {
  240. qemu_log_mask(LOG_UNIMP, "[%s]%s: slave mode not implemented\n",
  241. TYPE_IMX_I2C, __func__);
  242. }
  243. break;
  244. default:
  245. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%"
  246. HWADDR_PRIx "\n", TYPE_IMX_I2C, __func__, offset);
  247. break;
  248. }
  249. }
  250. static const MemoryRegionOps imx_i2c_ops = {
  251. .read = imx_i2c_read,
  252. .write = imx_i2c_write,
  253. .valid.min_access_size = 1,
  254. .valid.max_access_size = 2,
  255. .endianness = DEVICE_NATIVE_ENDIAN,
  256. };
  257. static const VMStateDescription imx_i2c_vmstate = {
  258. .name = TYPE_IMX_I2C,
  259. .version_id = 1,
  260. .minimum_version_id = 1,
  261. .fields = (VMStateField[]) {
  262. VMSTATE_UINT16(address, IMXI2CState),
  263. VMSTATE_UINT16(iadr, IMXI2CState),
  264. VMSTATE_UINT16(ifdr, IMXI2CState),
  265. VMSTATE_UINT16(i2cr, IMXI2CState),
  266. VMSTATE_UINT16(i2sr, IMXI2CState),
  267. VMSTATE_UINT16(i2dr_read, IMXI2CState),
  268. VMSTATE_UINT16(i2dr_write, IMXI2CState),
  269. VMSTATE_END_OF_LIST()
  270. }
  271. };
  272. static void imx_i2c_realize(DeviceState *dev, Error **errp)
  273. {
  274. IMXI2CState *s = IMX_I2C(dev);
  275. memory_region_init_io(&s->iomem, OBJECT(s), &imx_i2c_ops, s, TYPE_IMX_I2C,
  276. IMX_I2C_MEM_SIZE);
  277. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
  278. sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq);
  279. s->bus = i2c_init_bus(DEVICE(dev), "i2c");
  280. }
  281. static void imx_i2c_class_init(ObjectClass *klass, void *data)
  282. {
  283. DeviceClass *dc = DEVICE_CLASS(klass);
  284. dc->vmsd = &imx_i2c_vmstate;
  285. dc->reset = imx_i2c_reset;
  286. dc->realize = imx_i2c_realize;
  287. dc->desc = "i.MX I2C Controller";
  288. }
  289. static const TypeInfo imx_i2c_type_info = {
  290. .name = TYPE_IMX_I2C,
  291. .parent = TYPE_SYS_BUS_DEVICE,
  292. .instance_size = sizeof(IMXI2CState),
  293. .class_init = imx_i2c_class_init,
  294. };
  295. static void imx_i2c_register_types(void)
  296. {
  297. type_register_static(&imx_i2c_type_info);
  298. }
  299. type_init(imx_i2c_register_types)