|
@@ -157,6 +157,43 @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
|
|
|
|
|
|
#else /* !CONFIG_USER_ONLY */
|
|
#else /* !CONFIG_USER_ONLY */
|
|
|
|
|
|
|
|
+static ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
|
|
|
|
+ bool secstate, bool priv, bool negpri)
|
|
|
|
+{
|
|
|
|
+ ARMMMUIdx mmu_idx = ARM_MMU_IDX_M;
|
|
|
|
+
|
|
|
|
+ if (priv) {
|
|
|
|
+ mmu_idx |= ARM_MMU_IDX_M_PRIV;
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ if (negpri) {
|
|
|
|
+ mmu_idx |= ARM_MMU_IDX_M_NEGPRI;
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ if (secstate) {
|
|
|
|
+ mmu_idx |= ARM_MMU_IDX_M_S;
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ return mmu_idx;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
|
|
|
|
+ bool secstate, bool priv)
|
|
|
|
+{
|
|
|
|
+ bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate);
|
|
|
|
+
|
|
|
|
+ return arm_v7m_mmu_idx_all(env, secstate, priv, negpri);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/* Return the MMU index for a v7M CPU in the specified security state */
|
|
|
|
+ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
|
|
|
|
+{
|
|
|
|
+ bool priv = arm_v7m_is_handler_mode(env) ||
|
|
|
|
+ !(env->v7m.control[secstate] & 1);
|
|
|
|
+
|
|
|
|
+ return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv);
|
|
|
|
+}
|
|
|
|
+
|
|
/*
|
|
/*
|
|
* What kind of stack write are we doing? This affects how exceptions
|
|
* What kind of stack write are we doing? This affects how exceptions
|
|
* generated during the stacking are treated.
|
|
* generated during the stacking are treated.
|
|
@@ -2859,41 +2896,4 @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
|
|
return tt_resp;
|
|
return tt_resp;
|
|
}
|
|
}
|
|
|
|
|
|
-ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env,
|
|
|
|
- bool secstate, bool priv, bool negpri)
|
|
|
|
-{
|
|
|
|
- ARMMMUIdx mmu_idx = ARM_MMU_IDX_M;
|
|
|
|
-
|
|
|
|
- if (priv) {
|
|
|
|
- mmu_idx |= ARM_MMU_IDX_M_PRIV;
|
|
|
|
- }
|
|
|
|
-
|
|
|
|
- if (negpri) {
|
|
|
|
- mmu_idx |= ARM_MMU_IDX_M_NEGPRI;
|
|
|
|
- }
|
|
|
|
-
|
|
|
|
- if (secstate) {
|
|
|
|
- mmu_idx |= ARM_MMU_IDX_M_S;
|
|
|
|
- }
|
|
|
|
-
|
|
|
|
- return mmu_idx;
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
|
|
|
|
- bool secstate, bool priv)
|
|
|
|
-{
|
|
|
|
- bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate);
|
|
|
|
-
|
|
|
|
- return arm_v7m_mmu_idx_all(env, secstate, priv, negpri);
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
-/* Return the MMU index for a v7M CPU in the specified security state */
|
|
|
|
-ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
|
|
|
|
-{
|
|
|
|
- bool priv = arm_v7m_is_handler_mode(env) ||
|
|
|
|
- !(env->v7m.control[secstate] & 1);
|
|
|
|
-
|
|
|
|
- return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv);
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
#endif /* !CONFIG_USER_ONLY */
|