|
@@ -38,12 +38,18 @@ typedef struct riscv_aclint_mtimer_callback {
|
|
int num;
|
|
int num;
|
|
} riscv_aclint_mtimer_callback;
|
|
} riscv_aclint_mtimer_callback;
|
|
|
|
|
|
-static uint64_t cpu_riscv_read_rtc(uint32_t timebase_freq)
|
|
|
|
|
|
+static uint64_t cpu_riscv_read_rtc_raw(uint32_t timebase_freq)
|
|
{
|
|
{
|
|
return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
|
|
return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
|
|
timebase_freq, NANOSECONDS_PER_SECOND);
|
|
timebase_freq, NANOSECONDS_PER_SECOND);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+static uint64_t cpu_riscv_read_rtc(void *opaque)
|
|
|
|
+{
|
|
|
|
+ RISCVAclintMTimerState *mtimer = opaque;
|
|
|
|
+ return cpu_riscv_read_rtc_raw(mtimer->timebase_freq) + mtimer->time_delta;
|
|
|
|
+}
|
|
|
|
+
|
|
/*
|
|
/*
|
|
* Called when timecmp is written to update the QEMU timer or immediately
|
|
* Called when timecmp is written to update the QEMU timer or immediately
|
|
* trigger timer interrupt if mtimecmp <= current timer value.
|
|
* trigger timer interrupt if mtimecmp <= current timer value.
|
|
@@ -51,13 +57,13 @@ static uint64_t cpu_riscv_read_rtc(uint32_t timebase_freq)
|
|
static void riscv_aclint_mtimer_write_timecmp(RISCVAclintMTimerState *mtimer,
|
|
static void riscv_aclint_mtimer_write_timecmp(RISCVAclintMTimerState *mtimer,
|
|
RISCVCPU *cpu,
|
|
RISCVCPU *cpu,
|
|
int hartid,
|
|
int hartid,
|
|
- uint64_t value,
|
|
|
|
- uint32_t timebase_freq)
|
|
|
|
|
|
+ uint64_t value)
|
|
{
|
|
{
|
|
|
|
+ uint32_t timebase_freq = mtimer->timebase_freq;
|
|
uint64_t next;
|
|
uint64_t next;
|
|
uint64_t diff;
|
|
uint64_t diff;
|
|
|
|
|
|
- uint64_t rtc_r = cpu_riscv_read_rtc(timebase_freq);
|
|
|
|
|
|
+ uint64_t rtc_r = cpu_riscv_read_rtc(mtimer);
|
|
|
|
|
|
cpu->env.timecmp = value;
|
|
cpu->env.timecmp = value;
|
|
if (cpu->env.timecmp <= rtc_r) {
|
|
if (cpu->env.timecmp <= rtc_r) {
|
|
@@ -140,11 +146,11 @@ static uint64_t riscv_aclint_mtimer_read(void *opaque, hwaddr addr,
|
|
}
|
|
}
|
|
} else if (addr == mtimer->time_base) {
|
|
} else if (addr == mtimer->time_base) {
|
|
/* time_lo for RV32/RV64 or timecmp for RV64 */
|
|
/* time_lo for RV32/RV64 or timecmp for RV64 */
|
|
- uint64_t rtc = cpu_riscv_read_rtc(mtimer->timebase_freq);
|
|
|
|
|
|
+ uint64_t rtc = cpu_riscv_read_rtc(mtimer);
|
|
return (size == 4) ? (rtc & 0xFFFFFFFF) : rtc;
|
|
return (size == 4) ? (rtc & 0xFFFFFFFF) : rtc;
|
|
} else if (addr == mtimer->time_base + 4) {
|
|
} else if (addr == mtimer->time_base + 4) {
|
|
/* time_hi */
|
|
/* time_hi */
|
|
- return (cpu_riscv_read_rtc(mtimer->timebase_freq) >> 32) & 0xFFFFFFFF;
|
|
|
|
|
|
+ return (cpu_riscv_read_rtc(mtimer) >> 32) & 0xFFFFFFFF;
|
|
}
|
|
}
|
|
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
qemu_log_mask(LOG_UNIMP,
|
|
@@ -157,6 +163,7 @@ static void riscv_aclint_mtimer_write(void *opaque, hwaddr addr,
|
|
uint64_t value, unsigned size)
|
|
uint64_t value, unsigned size)
|
|
{
|
|
{
|
|
RISCVAclintMTimerState *mtimer = opaque;
|
|
RISCVAclintMTimerState *mtimer = opaque;
|
|
|
|
+ int i;
|
|
|
|
|
|
if (addr >= mtimer->timecmp_base &&
|
|
if (addr >= mtimer->timecmp_base &&
|
|
addr < (mtimer->timecmp_base + (mtimer->num_harts << 3))) {
|
|
addr < (mtimer->timecmp_base + (mtimer->num_harts << 3))) {
|
|
@@ -172,20 +179,18 @@ static void riscv_aclint_mtimer_write(void *opaque, hwaddr addr,
|
|
/* timecmp_lo for RV32/RV64 */
|
|
/* timecmp_lo for RV32/RV64 */
|
|
uint64_t timecmp_hi = env->timecmp >> 32;
|
|
uint64_t timecmp_hi = env->timecmp >> 32;
|
|
riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid,
|
|
riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid,
|
|
- timecmp_hi << 32 | (value & 0xFFFFFFFF),
|
|
|
|
- mtimer->timebase_freq);
|
|
|
|
|
|
+ timecmp_hi << 32 | (value & 0xFFFFFFFF));
|
|
} else {
|
|
} else {
|
|
/* timecmp for RV64 */
|
|
/* timecmp for RV64 */
|
|
riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid,
|
|
riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid,
|
|
- value, mtimer->timebase_freq);
|
|
|
|
|
|
+ value);
|
|
}
|
|
}
|
|
} else if ((addr & 0x7) == 4) {
|
|
} else if ((addr & 0x7) == 4) {
|
|
if (size == 4) {
|
|
if (size == 4) {
|
|
/* timecmp_hi for RV32/RV64 */
|
|
/* timecmp_hi for RV32/RV64 */
|
|
uint64_t timecmp_lo = env->timecmp;
|
|
uint64_t timecmp_lo = env->timecmp;
|
|
riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid,
|
|
riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid,
|
|
- value << 32 | (timecmp_lo & 0xFFFFFFFF),
|
|
|
|
- mtimer->timebase_freq);
|
|
|
|
|
|
+ value << 32 | (timecmp_lo & 0xFFFFFFFF));
|
|
} else {
|
|
} else {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"aclint-mtimer: invalid timecmp_hi write: %08x",
|
|
"aclint-mtimer: invalid timecmp_hi write: %08x",
|
|
@@ -197,15 +202,39 @@ static void riscv_aclint_mtimer_write(void *opaque, hwaddr addr,
|
|
(uint32_t)addr);
|
|
(uint32_t)addr);
|
|
}
|
|
}
|
|
return;
|
|
return;
|
|
- } else if (addr == mtimer->time_base) {
|
|
|
|
- /* time_lo */
|
|
|
|
- qemu_log_mask(LOG_UNIMP,
|
|
|
|
- "aclint-mtimer: time_lo write not implemented");
|
|
|
|
- return;
|
|
|
|
- } else if (addr == mtimer->time_base + 4) {
|
|
|
|
- /* time_hi */
|
|
|
|
- qemu_log_mask(LOG_UNIMP,
|
|
|
|
- "aclint-mtimer: time_hi write not implemented");
|
|
|
|
|
|
+ } else if (addr == mtimer->time_base || addr == mtimer->time_base + 4) {
|
|
|
|
+ uint64_t rtc_r = cpu_riscv_read_rtc_raw(mtimer->timebase_freq);
|
|
|
|
+
|
|
|
|
+ if (addr == mtimer->time_base) {
|
|
|
|
+ if (size == 4) {
|
|
|
|
+ /* time_lo for RV32/RV64 */
|
|
|
|
+ mtimer->time_delta = ((rtc_r & ~0xFFFFFFFFULL) | value) - rtc_r;
|
|
|
|
+ } else {
|
|
|
|
+ /* time for RV64 */
|
|
|
|
+ mtimer->time_delta = value - rtc_r;
|
|
|
|
+ }
|
|
|
|
+ } else {
|
|
|
|
+ if (size == 4) {
|
|
|
|
+ /* time_hi for RV32/RV64 */
|
|
|
|
+ mtimer->time_delta = (value << 32 | (rtc_r & 0xFFFFFFFF)) - rtc_r;
|
|
|
|
+ } else {
|
|
|
|
+ qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
+ "aclint-mtimer: invalid time_hi write: %08x",
|
|
|
|
+ (uint32_t)addr);
|
|
|
|
+ return;
|
|
|
|
+ }
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ /* Check if timer interrupt is triggered for each hart. */
|
|
|
|
+ for (i = 0; i < mtimer->num_harts; i++) {
|
|
|
|
+ CPUState *cpu = qemu_get_cpu(mtimer->hartid_base + i);
|
|
|
|
+ CPURISCVState *env = cpu ? cpu->env_ptr : NULL;
|
|
|
|
+ if (!env) {
|
|
|
|
+ continue;
|
|
|
|
+ }
|
|
|
|
+ riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu),
|
|
|
|
+ i, env->timecmp);
|
|
|
|
+ }
|
|
return;
|
|
return;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -315,7 +344,7 @@ DeviceState *riscv_aclint_mtimer_create(hwaddr addr, hwaddr size,
|
|
continue;
|
|
continue;
|
|
}
|
|
}
|
|
if (provide_rdtime) {
|
|
if (provide_rdtime) {
|
|
- riscv_cpu_set_rdtime_fn(env, cpu_riscv_read_rtc, timebase_freq);
|
|
|
|
|
|
+ riscv_cpu_set_rdtime_fn(env, cpu_riscv_read_rtc, dev);
|
|
}
|
|
}
|
|
|
|
|
|
cb->s = RISCV_ACLINT_MTIMER(dev);
|
|
cb->s = RISCV_ACLINT_MTIMER(dev);
|