|
@@ -115,7 +115,7 @@ static void stm32f100_soc_realize(DeviceState *dev_soc, Error **errp)
|
|
|
/* Init ARMv7m */
|
|
|
armv7m = DEVICE(&s->armv7m);
|
|
|
qdev_prop_set_uint32(armv7m, "num-irq", 61);
|
|
|
- qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
|
|
|
+ qdev_prop_set_string(armv7m, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m3"));
|
|
|
qdev_prop_set_bit(armv7m, "enable-bitband", true);
|
|
|
qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
|
|
|
qdev_connect_clock_in(armv7m, "refclk", s->refclk);
|
|
@@ -180,17 +180,12 @@ static void stm32f100_soc_realize(DeviceState *dev_soc, Error **errp)
|
|
|
create_unimplemented_device("CRC", 0x40023000, 0x400);
|
|
|
}
|
|
|
|
|
|
-static Property stm32f100_soc_properties[] = {
|
|
|
- DEFINE_PROP_STRING("cpu-type", STM32F100State, cpu_type),
|
|
|
- DEFINE_PROP_END_OF_LIST(),
|
|
|
-};
|
|
|
-
|
|
|
static void stm32f100_soc_class_init(ObjectClass *klass, void *data)
|
|
|
{
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
dc->realize = stm32f100_soc_realize;
|
|
|
- device_class_set_props(dc, stm32f100_soc_properties);
|
|
|
+ /* No vmstate or reset required: device has no internal state */
|
|
|
}
|
|
|
|
|
|
static const TypeInfo stm32f100_soc_info = {
|