|
@@ -3053,7 +3053,7 @@ void gen_gvec_ssra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
|
|
.vece = MO_32 },
|
|
.vece = MO_32 },
|
|
{ .fni8 = gen_ssra64_i64,
|
|
{ .fni8 = gen_ssra64_i64,
|
|
.fniv = gen_ssra_vec,
|
|
.fniv = gen_ssra_vec,
|
|
- .fno = gen_helper_gvec_ssra_b,
|
|
|
|
|
|
+ .fno = gen_helper_gvec_ssra_d,
|
|
.prefer_i64 = TCG_TARGET_REG_BITS == 64,
|
|
.prefer_i64 = TCG_TARGET_REG_BITS == 64,
|
|
.opt_opc = vecop_list,
|
|
.opt_opc = vecop_list,
|
|
.load_dest = true,
|
|
.load_dest = true,
|