|
@@ -384,7 +384,7 @@ void riscv_cpu_register_gdb_regs_for_features(CPUState *cs)
|
|
|
}
|
|
|
|
|
|
gdb_register_coprocessor(cs, riscv_gdb_get_csr, riscv_gdb_set_csr,
|
|
|
- 4096, "riscv-32bit-csr.xml", 0);
|
|
|
+ 240, "riscv-32bit-csr.xml", 0);
|
|
|
#elif defined(TARGET_RISCV64)
|
|
|
if (env->misa & RVF) {
|
|
|
gdb_register_coprocessor(cs, riscv_gdb_get_fpu, riscv_gdb_set_fpu,
|
|
@@ -392,6 +392,6 @@ void riscv_cpu_register_gdb_regs_for_features(CPUState *cs)
|
|
|
}
|
|
|
|
|
|
gdb_register_coprocessor(cs, riscv_gdb_get_csr, riscv_gdb_set_csr,
|
|
|
- 4096, "riscv-64bit-csr.xml", 0);
|
|
|
+ 240, "riscv-64bit-csr.xml", 0);
|
|
|
#endif
|
|
|
}
|