浏览代码

hw/riscv: Move sifive_u_prci model to hw/misc

This is an effort to clean up the hw/riscv directory. Ideally it
should only contain the RISC-V SoC / machine codes plus generic
codes. Let's move sifive_u_prci model to hw/misc directory.

Signed-off-by: Bin Meng <bin.meng@windriver.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-Id: <1599129623-68957-3-git-send-email-bmeng.cn@gmail.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Bin Meng 5 年之前
父节点
当前提交
9fe640a53d
共有 7 个文件被更改,包括 7 次插入3 次删除
  1. 3 0
      hw/misc/Kconfig
  2. 1 0
      hw/misc/meson.build
  3. 1 1
      hw/misc/sifive_u_prci.c
  4. 1 0
      hw/riscv/Kconfig
  5. 0 1
      hw/riscv/meson.build
  6. 0 0
      include/hw/misc/sifive_u_prci.h
  7. 1 1
      include/hw/riscv/sifive_u.h

+ 3 - 0
hw/misc/Kconfig

@@ -137,4 +137,7 @@ config AVR_POWER
 config SIFIVE_E_PRCI
 config SIFIVE_E_PRCI
     bool
     bool
 
 
+config SIFIVE_U_PRCI
+    bool
+
 source macio/Kconfig
 source macio/Kconfig

+ 1 - 0
hw/misc/meson.build

@@ -23,6 +23,7 @@ softmmu_ss.add(when: 'CONFIG_MOS6522', if_true: files('mos6522.c'))
 
 
 # RISC-V devices
 # RISC-V devices
 softmmu_ss.add(when: 'CONFIG_SIFIVE_E_PRCI', if_true: files('sifive_e_prci.c'))
 softmmu_ss.add(when: 'CONFIG_SIFIVE_E_PRCI', if_true: files('sifive_e_prci.c'))
+softmmu_ss.add(when: 'CONFIG_SIFIVE_U_PRCI', if_true: files('sifive_u_prci.c'))
 
 
 # PKUnity SoC devices
 # PKUnity SoC devices
 softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_pm.c'))
 softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_pm.c'))

+ 1 - 1
hw/riscv/sifive_u_prci.c → hw/misc/sifive_u_prci.c

@@ -22,7 +22,7 @@
 #include "hw/sysbus.h"
 #include "hw/sysbus.h"
 #include "qemu/log.h"
 #include "qemu/log.h"
 #include "qemu/module.h"
 #include "qemu/module.h"
-#include "hw/riscv/sifive_u_prci.h"
+#include "hw/misc/sifive_u_prci.h"
 
 
 static uint64_t sifive_u_prci_read(void *opaque, hwaddr addr, unsigned int size)
 static uint64_t sifive_u_prci_read(void *opaque, hwaddr addr, unsigned int size)
 {
 {

+ 1 - 0
hw/riscv/Kconfig

@@ -24,6 +24,7 @@ config SIFIVE_U
     select HART
     select HART
     select SIFIVE
     select SIFIVE
     select SIFIVE_PDMA
     select SIFIVE_PDMA
+    select SIFIVE_U_PRCI
     select UNIMP
     select UNIMP
 
 
 config SPIKE
 config SPIKE

+ 0 - 1
hw/riscv/meson.build

@@ -12,7 +12,6 @@ riscv_ss.add(when: 'CONFIG_SIFIVE', if_true: files('sifive_uart.c'))
 riscv_ss.add(when: 'CONFIG_SIFIVE_E', if_true: files('sifive_e.c'))
 riscv_ss.add(when: 'CONFIG_SIFIVE_E', if_true: files('sifive_e.c'))
 riscv_ss.add(when: 'CONFIG_SIFIVE_U', if_true: files('sifive_u.c'))
 riscv_ss.add(when: 'CONFIG_SIFIVE_U', if_true: files('sifive_u.c'))
 riscv_ss.add(when: 'CONFIG_SIFIVE_U', if_true: files('sifive_u_otp.c'))
 riscv_ss.add(when: 'CONFIG_SIFIVE_U', if_true: files('sifive_u_otp.c'))
-riscv_ss.add(when: 'CONFIG_SIFIVE_U', if_true: files('sifive_u_prci.c'))
 riscv_ss.add(when: 'CONFIG_SPIKE', if_true: files('riscv_htif.c'))
 riscv_ss.add(when: 'CONFIG_SPIKE', if_true: files('riscv_htif.c'))
 riscv_ss.add(when: 'CONFIG_SPIKE', if_true: files('spike.c'))
 riscv_ss.add(when: 'CONFIG_SPIKE', if_true: files('spike.c'))
 riscv_ss.add(when: 'CONFIG_MICROCHIP_PFSOC', if_true: files('microchip_pfsoc.c'))
 riscv_ss.add(when: 'CONFIG_MICROCHIP_PFSOC', if_true: files('microchip_pfsoc.c'))

+ 0 - 0
include/hw/riscv/sifive_u_prci.h → include/hw/misc/sifive_u_prci.h


+ 1 - 1
include/hw/riscv/sifive_u.h

@@ -24,8 +24,8 @@
 #include "hw/riscv/riscv_hart.h"
 #include "hw/riscv/riscv_hart.h"
 #include "hw/riscv/sifive_cpu.h"
 #include "hw/riscv/sifive_cpu.h"
 #include "hw/riscv/sifive_gpio.h"
 #include "hw/riscv/sifive_gpio.h"
-#include "hw/riscv/sifive_u_prci.h"
 #include "hw/riscv/sifive_u_otp.h"
 #include "hw/riscv/sifive_u_otp.h"
+#include "hw/misc/sifive_u_prci.h"
 
 
 #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc"
 #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc"
 #define RISCV_U_SOC(obj) \
 #define RISCV_U_SOC(obj) \