|
@@ -45,6 +45,7 @@ REG32(GICINT136_STATUS, 0x804)
|
|
|
static void aspeed_intc_update(AspeedINTCState *s, int irq, int level)
|
|
|
{
|
|
|
AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
|
|
|
+ const char *name = object_get_typename(OBJECT(s));
|
|
|
|
|
|
if (irq >= aic->num_ints) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: Invalid interrupt number: %d\n",
|
|
@@ -52,7 +53,7 @@ static void aspeed_intc_update(AspeedINTCState *s, int irq, int level)
|
|
|
return;
|
|
|
}
|
|
|
|
|
|
- trace_aspeed_intc_update_irq(irq, level);
|
|
|
+ trace_aspeed_intc_update_irq(name, irq, level);
|
|
|
qemu_set_irq(s->output_pins[irq], level);
|
|
|
}
|
|
|
|
|
@@ -66,6 +67,7 @@ static void aspeed_intc_set_irq(void *opaque, int irq, int level)
|
|
|
{
|
|
|
AspeedINTCState *s = (AspeedINTCState *)opaque;
|
|
|
AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
|
|
|
+ const char *name = object_get_typename(OBJECT(s));
|
|
|
uint32_t status_reg = GICINT_STATUS_BASE + ((0x100 * irq) >> 2);
|
|
|
uint32_t select = 0;
|
|
|
uint32_t enable;
|
|
@@ -77,7 +79,7 @@ static void aspeed_intc_set_irq(void *opaque, int irq, int level)
|
|
|
return;
|
|
|
}
|
|
|
|
|
|
- trace_aspeed_intc_set_irq(irq, level);
|
|
|
+ trace_aspeed_intc_set_irq(name, irq, level);
|
|
|
enable = s->enable[irq];
|
|
|
|
|
|
if (!level) {
|
|
@@ -96,7 +98,7 @@ static void aspeed_intc_set_irq(void *opaque, int irq, int level)
|
|
|
return;
|
|
|
}
|
|
|
|
|
|
- trace_aspeed_intc_select(select);
|
|
|
+ trace_aspeed_intc_select(name, select);
|
|
|
|
|
|
if (s->mask[irq] || s->regs[status_reg]) {
|
|
|
/*
|
|
@@ -108,14 +110,14 @@ static void aspeed_intc_set_irq(void *opaque, int irq, int level)
|
|
|
* save source interrupt to pending variable.
|
|
|
*/
|
|
|
s->pending[irq] |= select;
|
|
|
- trace_aspeed_intc_pending_irq(irq, s->pending[irq]);
|
|
|
+ trace_aspeed_intc_pending_irq(name, irq, s->pending[irq]);
|
|
|
} else {
|
|
|
/*
|
|
|
* notify firmware which source interrupt are coming
|
|
|
* by setting status register
|
|
|
*/
|
|
|
s->regs[status_reg] = select;
|
|
|
- trace_aspeed_intc_trigger_irq(irq, s->regs[status_reg]);
|
|
|
+ trace_aspeed_intc_trigger_irq(name, irq, s->regs[status_reg]);
|
|
|
aspeed_intc_update(s, irq, 1);
|
|
|
}
|
|
|
}
|
|
@@ -124,6 +126,7 @@ static void aspeed_intc_enable_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
uint64_t data)
|
|
|
{
|
|
|
AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
|
|
|
+ const char *name = object_get_typename(OBJECT(s));
|
|
|
uint32_t reg = offset >> 2;
|
|
|
uint32_t old_enable;
|
|
|
uint32_t change;
|
|
@@ -154,7 +157,7 @@ static void aspeed_intc_enable_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
|
|
|
/* enable new source interrupt */
|
|
|
if (old_enable != s->enable[irq]) {
|
|
|
- trace_aspeed_intc_enable(s->enable[irq]);
|
|
|
+ trace_aspeed_intc_enable(name, s->enable[irq]);
|
|
|
s->regs[reg] = data;
|
|
|
return;
|
|
|
}
|
|
@@ -163,10 +166,10 @@ static void aspeed_intc_enable_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
change = s->regs[reg] ^ data;
|
|
|
if (change & data) {
|
|
|
s->mask[irq] &= ~change;
|
|
|
- trace_aspeed_intc_unmask(change, s->mask[irq]);
|
|
|
+ trace_aspeed_intc_unmask(name, change, s->mask[irq]);
|
|
|
} else {
|
|
|
s->mask[irq] |= change;
|
|
|
- trace_aspeed_intc_mask(change, s->mask[irq]);
|
|
|
+ trace_aspeed_intc_mask(name, change, s->mask[irq]);
|
|
|
}
|
|
|
|
|
|
s->regs[reg] = data;
|
|
@@ -176,6 +179,7 @@ static void aspeed_intc_status_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
uint64_t data)
|
|
|
{
|
|
|
AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
|
|
|
+ const char *name = object_get_typename(OBJECT(s));
|
|
|
uint32_t reg = offset >> 2;
|
|
|
uint32_t irq;
|
|
|
|
|
@@ -207,7 +211,7 @@ static void aspeed_intc_status_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
|
|
|
/* All source ISR execution are done */
|
|
|
if (!s->regs[reg]) {
|
|
|
- trace_aspeed_intc_all_isr_done(irq);
|
|
|
+ trace_aspeed_intc_all_isr_done(name, irq);
|
|
|
if (s->pending[irq]) {
|
|
|
/*
|
|
|
* handle pending source interrupt
|
|
@@ -216,11 +220,11 @@ static void aspeed_intc_status_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
*/
|
|
|
s->regs[reg] = s->pending[irq];
|
|
|
s->pending[irq] = 0;
|
|
|
- trace_aspeed_intc_trigger_irq(irq, s->regs[reg]);
|
|
|
+ trace_aspeed_intc_trigger_irq(name, irq, s->regs[reg]);
|
|
|
aspeed_intc_update(s, irq, 1);
|
|
|
} else {
|
|
|
/* clear irq */
|
|
|
- trace_aspeed_intc_clear_irq(irq, 0);
|
|
|
+ trace_aspeed_intc_clear_irq(name, irq, 0);
|
|
|
aspeed_intc_update(s, irq, 0);
|
|
|
}
|
|
|
}
|
|
@@ -229,11 +233,12 @@ static void aspeed_intc_status_handler(AspeedINTCState *s, hwaddr offset,
|
|
|
static uint64_t aspeed_intc_read(void *opaque, hwaddr offset, unsigned int size)
|
|
|
{
|
|
|
AspeedINTCState *s = ASPEED_INTC(opaque);
|
|
|
+ const char *name = object_get_typename(OBJECT(s));
|
|
|
uint32_t reg = offset >> 2;
|
|
|
uint32_t value = 0;
|
|
|
|
|
|
value = s->regs[reg];
|
|
|
- trace_aspeed_intc_read(offset, size, value);
|
|
|
+ trace_aspeed_intc_read(name, offset, size, value);
|
|
|
|
|
|
return value;
|
|
|
}
|
|
@@ -242,9 +247,10 @@ static void aspeed_intc_write(void *opaque, hwaddr offset, uint64_t data,
|
|
|
unsigned size)
|
|
|
{
|
|
|
AspeedINTCState *s = ASPEED_INTC(opaque);
|
|
|
+ const char *name = object_get_typename(OBJECT(s));
|
|
|
uint32_t reg = offset >> 2;
|
|
|
|
|
|
- trace_aspeed_intc_write(offset, size, data);
|
|
|
+ trace_aspeed_intc_write(name, offset, size, data);
|
|
|
|
|
|
switch (reg) {
|
|
|
case R_GICINT128_EN:
|