|
@@ -5069,8 +5069,8 @@ void register_cp_regs_for_features(ARMCPU *cpu)
|
|
|
{ .name = "VPIDR", .state = ARM_CP_STATE_AA32,
|
|
|
.cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
|
|
|
.access = PL2_RW, .accessfn = access_el3_aa32ns,
|
|
|
- .resetvalue = cpu->midr,
|
|
|
- .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
|
|
|
+ .resetvalue = cpu->midr, .type = ARM_CP_ALIAS,
|
|
|
+ .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) },
|
|
|
{ .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64,
|
|
|
.opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
|
|
|
.access = PL2_RW, .resetvalue = cpu->midr,
|
|
@@ -5078,8 +5078,8 @@ void register_cp_regs_for_features(ARMCPU *cpu)
|
|
|
{ .name = "VMPIDR", .state = ARM_CP_STATE_AA32,
|
|
|
.cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
|
|
|
.access = PL2_RW, .accessfn = access_el3_aa32ns,
|
|
|
- .resetvalue = vmpidr_def,
|
|
|
- .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) },
|
|
|
+ .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS,
|
|
|
+ .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) },
|
|
|
{ .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64,
|
|
|
.opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
|
|
|
.access = PL2_RW,
|