|
@@ -133,30 +133,30 @@ REG32(I2CD_DMA_LEN, 0x28) /* DMA Transfer Length < 4KB */
|
|
|
|
|
|
static inline bool aspeed_i2c_bus_is_master(AspeedI2CBus *bus)
|
|
|
{
|
|
|
- return FIELD_EX32(bus->ctrl, I2CD_FUN_CTRL, MASTER_EN);
|
|
|
+ return ARRAY_FIELD_EX32(bus->regs, I2CD_FUN_CTRL, MASTER_EN);
|
|
|
}
|
|
|
|
|
|
static inline bool aspeed_i2c_bus_is_enabled(AspeedI2CBus *bus)
|
|
|
{
|
|
|
- return FIELD_EX32(bus->ctrl, I2CD_FUN_CTRL, MASTER_EN) ||
|
|
|
- FIELD_EX32(bus->ctrl, I2CD_FUN_CTRL, SLAVE_EN);
|
|
|
+ return ARRAY_FIELD_EX32(bus->regs, I2CD_FUN_CTRL, MASTER_EN) ||
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_FUN_CTRL, SLAVE_EN);
|
|
|
}
|
|
|
|
|
|
static inline void aspeed_i2c_bus_raise_interrupt(AspeedI2CBus *bus)
|
|
|
{
|
|
|
AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
|
|
|
|
|
|
- trace_aspeed_i2c_bus_raise_interrupt(bus->intr_status,
|
|
|
- FIELD_EX32(bus->intr_status, I2CD_INTR_STS, TX_NAK) ? "nak|" : "",
|
|
|
- FIELD_EX32(bus->intr_status, I2CD_INTR_STS, TX_ACK) ? "ack|" : "",
|
|
|
- FIELD_EX32(bus->intr_status, I2CD_INTR_STS, RX_DONE) ? "done|" : "",
|
|
|
- FIELD_EX32(bus->intr_status, I2CD_INTR_STS, NORMAL_STOP) ? "normal|"
|
|
|
- : "",
|
|
|
- FIELD_EX32(bus->intr_status, I2CD_INTR_STS, ABNORMAL) ? "abnormal"
|
|
|
- : "");
|
|
|
-
|
|
|
- bus->intr_status &= bus->intr_ctrl;
|
|
|
- if (bus->intr_status) {
|
|
|
+ trace_aspeed_i2c_bus_raise_interrupt(bus->regs[R_I2CD_INTR_STS],
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, TX_NAK) ? "nak|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, TX_ACK) ? "ack|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, RX_DONE) ? "done|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, NORMAL_STOP) ? "normal|"
|
|
|
+ : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, ABNORMAL) ? "abnormal"
|
|
|
+ : "");
|
|
|
+
|
|
|
+ bus->regs[R_I2CD_INTR_STS] &= bus->regs[R_I2CD_INTR_CTRL];
|
|
|
+ if (bus->regs[R_I2CD_INTR_STS]) {
|
|
|
bus->controller->intr_status |= 1 << bus->id;
|
|
|
qemu_irq_raise(aic->bus_get_irq(bus));
|
|
|
}
|
|
@@ -167,46 +167,33 @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset,
|
|
|
{
|
|
|
AspeedI2CBus *bus = opaque;
|
|
|
AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
|
|
|
- uint64_t value = -1;
|
|
|
+ uint64_t value = bus->regs[offset / sizeof(*bus->regs)];
|
|
|
|
|
|
switch (offset) {
|
|
|
case A_I2CD_FUN_CTRL:
|
|
|
- value = bus->ctrl;
|
|
|
- break;
|
|
|
case A_I2CD_AC_TIMING1:
|
|
|
- value = bus->timing[0];
|
|
|
- break;
|
|
|
case A_I2CD_AC_TIMING2:
|
|
|
- value = bus->timing[1];
|
|
|
- break;
|
|
|
case A_I2CD_INTR_CTRL:
|
|
|
- value = bus->intr_ctrl;
|
|
|
- break;
|
|
|
case A_I2CD_INTR_STS:
|
|
|
- value = bus->intr_status;
|
|
|
- break;
|
|
|
case A_I2CD_POOL_CTRL:
|
|
|
- value = bus->pool_ctrl;
|
|
|
- break;
|
|
|
case A_I2CD_BYTE_BUF:
|
|
|
- value = bus->buf;
|
|
|
+ /* Value is already set, don't do anything. */
|
|
|
break;
|
|
|
case A_I2CD_CMD:
|
|
|
- value = bus->cmd | (i2c_bus_busy(bus->bus) << 16);
|
|
|
+ value = FIELD_DP32(value, I2CD_CMD, BUS_BUSY_STS,
|
|
|
+ i2c_bus_busy(bus->bus));
|
|
|
break;
|
|
|
case A_I2CD_DMA_ADDR:
|
|
|
if (!aic->has_dma) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
|
|
|
- break;
|
|
|
+ value = -1;
|
|
|
}
|
|
|
- value = bus->dma_addr;
|
|
|
break;
|
|
|
case A_I2CD_DMA_LEN:
|
|
|
if (!aic->has_dma) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n", __func__);
|
|
|
- break;
|
|
|
+ value = -1;
|
|
|
}
|
|
|
- value = bus->dma_len;
|
|
|
break;
|
|
|
|
|
|
default:
|
|
@@ -222,12 +209,12 @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset,
|
|
|
|
|
|
static void aspeed_i2c_set_state(AspeedI2CBus *bus, uint8_t state)
|
|
|
{
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, TX_STATE, state);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, TX_STATE, state);
|
|
|
}
|
|
|
|
|
|
static uint8_t aspeed_i2c_get_state(AspeedI2CBus *bus)
|
|
|
{
|
|
|
- return FIELD_EX32(bus->cmd, I2CD_CMD, TX_STATE);
|
|
|
+ return ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_STATE);
|
|
|
}
|
|
|
|
|
|
static int aspeed_i2c_dma_read(AspeedI2CBus *bus, uint8_t *data)
|
|
@@ -235,16 +222,16 @@ static int aspeed_i2c_dma_read(AspeedI2CBus *bus, uint8_t *data)
|
|
|
MemTxResult result;
|
|
|
AspeedI2CState *s = bus->controller;
|
|
|
|
|
|
- result = address_space_read(&s->dram_as, bus->dma_addr,
|
|
|
+ result = address_space_read(&s->dram_as, bus->regs[R_I2CD_DMA_ADDR],
|
|
|
MEMTXATTRS_UNSPECIFIED, data, 1);
|
|
|
if (result != MEMTX_OK) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM read failed @%08x\n",
|
|
|
- __func__, bus->dma_addr);
|
|
|
+ __func__, bus->regs[R_I2CD_DMA_ADDR]);
|
|
|
return -1;
|
|
|
}
|
|
|
|
|
|
- bus->dma_addr++;
|
|
|
- bus->dma_len--;
|
|
|
+ bus->regs[R_I2CD_DMA_ADDR]++;
|
|
|
+ bus->regs[R_I2CD_DMA_LEN]--;
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
@@ -253,9 +240,9 @@ static int aspeed_i2c_bus_send(AspeedI2CBus *bus, uint8_t pool_start)
|
|
|
AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
|
|
|
int ret = -1;
|
|
|
int i;
|
|
|
- int pool_tx_count = FIELD_EX32(bus->pool_ctrl, I2CD_POOL_CTRL, TX_COUNT);
|
|
|
+ int pool_tx_count = ARRAY_FIELD_EX32(bus->regs, I2CD_POOL_CTRL, TX_COUNT);
|
|
|
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, TX_BUFF_EN)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_BUFF_EN)) {
|
|
|
for (i = pool_start; i < pool_tx_count; i++) {
|
|
|
uint8_t *pool_base = aic->bus_pool_base(bus);
|
|
|
|
|
@@ -266,21 +253,23 @@ static int aspeed_i2c_bus_send(AspeedI2CBus *bus, uint8_t pool_start)
|
|
|
break;
|
|
|
}
|
|
|
}
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, TX_BUFF_EN, 0);
|
|
|
- } else if (FIELD_EX32(bus->cmd, I2CD_CMD, TX_DMA_EN)) {
|
|
|
- while (bus->dma_len) {
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, TX_BUFF_EN, 0);
|
|
|
+ } else if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_DMA_EN)) {
|
|
|
+ while (bus->regs[R_I2CD_DMA_LEN]) {
|
|
|
uint8_t data;
|
|
|
aspeed_i2c_dma_read(bus, &data);
|
|
|
- trace_aspeed_i2c_bus_send("DMA", bus->dma_len, bus->dma_len, data);
|
|
|
+ trace_aspeed_i2c_bus_send("DMA", bus->regs[R_I2CD_DMA_LEN],
|
|
|
+ bus->regs[R_I2CD_DMA_LEN], data);
|
|
|
ret = i2c_send(bus->bus, data);
|
|
|
if (ret) {
|
|
|
break;
|
|
|
}
|
|
|
}
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, TX_DMA_EN, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, TX_DMA_EN, 0);
|
|
|
} else {
|
|
|
- trace_aspeed_i2c_bus_send("BYTE", pool_start, 1, bus->buf);
|
|
|
- ret = i2c_send(bus->bus, bus->buf);
|
|
|
+ trace_aspeed_i2c_bus_send("BYTE", pool_start, 1,
|
|
|
+ bus->regs[R_I2CD_BYTE_BUF]);
|
|
|
+ ret = i2c_send(bus->bus, bus->regs[R_I2CD_BYTE_BUF]);
|
|
|
}
|
|
|
|
|
|
return ret;
|
|
@@ -292,9 +281,9 @@ static void aspeed_i2c_bus_recv(AspeedI2CBus *bus)
|
|
|
AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
|
|
|
uint8_t data;
|
|
|
int i;
|
|
|
- int pool_rx_count = FIELD_EX32(bus->pool_ctrl, I2CD_POOL_CTRL, RX_COUNT);
|
|
|
+ int pool_rx_count = ARRAY_FIELD_EX32(bus->regs, I2CD_POOL_CTRL, RX_COUNT);
|
|
|
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, RX_BUFF_EN)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_BUFF_EN)) {
|
|
|
uint8_t *pool_base = aic->bus_pool_base(bus);
|
|
|
|
|
|
for (i = 0; i < pool_rx_count; i++) {
|
|
@@ -304,32 +293,33 @@ static void aspeed_i2c_bus_recv(AspeedI2CBus *bus)
|
|
|
}
|
|
|
|
|
|
/* Update RX count */
|
|
|
- bus->pool_ctrl = FIELD_DP32(bus->pool_ctrl, I2CD_POOL_CTRL, RX_COUNT,
|
|
|
- i & 0xff);
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, RX_BUFF_EN, 0);
|
|
|
- } else if (FIELD_EX32(bus->cmd, I2CD_CMD, RX_DMA_EN)) {
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_POOL_CTRL, RX_COUNT, i & 0xff);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, RX_BUFF_EN, 0);
|
|
|
+ } else if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_DMA_EN)) {
|
|
|
uint8_t data;
|
|
|
|
|
|
- while (bus->dma_len) {
|
|
|
+ while (bus->regs[R_I2CD_DMA_LEN]) {
|
|
|
MemTxResult result;
|
|
|
|
|
|
data = i2c_recv(bus->bus);
|
|
|
- trace_aspeed_i2c_bus_recv("DMA", bus->dma_len, bus->dma_len, data);
|
|
|
- result = address_space_write(&s->dram_as, bus->dma_addr,
|
|
|
+ trace_aspeed_i2c_bus_recv("DMA", bus->regs[R_I2CD_DMA_LEN],
|
|
|
+ bus->regs[R_I2CD_DMA_LEN], data);
|
|
|
+ result = address_space_write(&s->dram_as,
|
|
|
+ bus->regs[R_I2CD_DMA_ADDR],
|
|
|
MEMTXATTRS_UNSPECIFIED, &data, 1);
|
|
|
if (result != MEMTX_OK) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM write failed @%08x\n",
|
|
|
- __func__, bus->dma_addr);
|
|
|
+ __func__, bus->regs[R_I2CD_DMA_ADDR]);
|
|
|
return;
|
|
|
}
|
|
|
- bus->dma_addr++;
|
|
|
- bus->dma_len--;
|
|
|
+ bus->regs[R_I2CD_DMA_ADDR]++;
|
|
|
+ bus->regs[R_I2CD_DMA_LEN]--;
|
|
|
}
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, RX_DMA_EN, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, RX_DMA_EN, 0);
|
|
|
} else {
|
|
|
data = i2c_recv(bus->bus);
|
|
|
- trace_aspeed_i2c_bus_recv("BYTE", 1, 1, bus->buf);
|
|
|
- bus->buf = FIELD_DP32(bus->buf, I2CD_BYTE_BUF, RX_BUF, data);
|
|
|
+ trace_aspeed_i2c_bus_recv("BYTE", 1, 1, bus->regs[R_I2CD_BYTE_BUF]);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_BYTE_BUF, RX_BUF, data);
|
|
|
}
|
|
|
}
|
|
|
|
|
@@ -337,12 +327,12 @@ static void aspeed_i2c_handle_rx_cmd(AspeedI2CBus *bus)
|
|
|
{
|
|
|
aspeed_i2c_set_state(bus, I2CD_MRXD);
|
|
|
aspeed_i2c_bus_recv(bus);
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS, RX_DONE, 1);
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, M_S_RX_CMD_LAST)) {
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, RX_DONE, 1);
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_S_RX_CMD_LAST)) {
|
|
|
i2c_nack(bus->bus);
|
|
|
}
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_RX_CMD, 0);
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_S_RX_CMD_LAST, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_RX_CMD, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_S_RX_CMD_LAST, 0);
|
|
|
aspeed_i2c_set_state(bus, I2CD_MACTIVE);
|
|
|
}
|
|
|
|
|
@@ -350,17 +340,17 @@ static uint8_t aspeed_i2c_get_addr(AspeedI2CBus *bus)
|
|
|
{
|
|
|
AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
|
|
|
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, TX_BUFF_EN)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_BUFF_EN)) {
|
|
|
uint8_t *pool_base = aic->bus_pool_base(bus);
|
|
|
|
|
|
return pool_base[0];
|
|
|
- } else if (FIELD_EX32(bus->cmd, I2CD_CMD, TX_DMA_EN)) {
|
|
|
+ } else if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_DMA_EN)) {
|
|
|
uint8_t data;
|
|
|
|
|
|
aspeed_i2c_dma_read(bus, &data);
|
|
|
return data;
|
|
|
} else {
|
|
|
- return bus->buf;
|
|
|
+ return bus->regs[R_I2CD_BYTE_BUF];
|
|
|
}
|
|
|
}
|
|
|
|
|
@@ -368,10 +358,10 @@ static bool aspeed_i2c_check_sram(AspeedI2CBus *bus)
|
|
|
{
|
|
|
AspeedI2CState *s = bus->controller;
|
|
|
AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
|
|
|
- bool dma_en = FIELD_EX32(bus->cmd, I2CD_CMD, RX_DMA_EN) ||
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, TX_DMA_EN) ||
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, RX_BUFF_EN) ||
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, TX_BUFF_EN);
|
|
|
+ bool dma_en = ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_DMA_EN) ||
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_DMA_EN) ||
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_BUFF_EN) ||
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_BUFF_EN);
|
|
|
if (!aic->check_sram) {
|
|
|
return true;
|
|
|
}
|
|
@@ -392,26 +382,27 @@ static void aspeed_i2c_bus_cmd_dump(AspeedI2CBus *bus)
|
|
|
{
|
|
|
g_autofree char *cmd_flags = NULL;
|
|
|
uint32_t count;
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, RX_BUFF_EN)) {
|
|
|
- count = FIELD_EX32(bus->pool_ctrl, I2CD_POOL_CTRL, TX_COUNT);
|
|
|
- } else if (FIELD_EX32(bus->cmd, I2CD_CMD, RX_DMA_EN)) {
|
|
|
- count = bus->dma_len;
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_BUFF_EN)) {
|
|
|
+ count = ARRAY_FIELD_EX32(bus->regs, I2CD_POOL_CTRL, TX_COUNT);
|
|
|
+ } else if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_DMA_EN)) {
|
|
|
+ count = bus->regs[R_I2CD_DMA_LEN];
|
|
|
} else { /* BYTE mode */
|
|
|
count = 1;
|
|
|
}
|
|
|
|
|
|
cmd_flags = g_strdup_printf("%s%s%s%s%s%s%s%s%s",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_START_CMD) ? "start|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, RX_DMA_EN) ? "rxdma|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, TX_DMA_EN) ? "txdma|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, RX_BUFF_EN) ? "rxbuf|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, TX_BUFF_EN) ? "txbuf|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_TX_CMD) ? "tx|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_RX_CMD) ? "rx|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_S_RX_CMD_LAST) ? "last|" : "",
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_STOP_CMD) ? "stop" : "");
|
|
|
-
|
|
|
- trace_aspeed_i2c_bus_cmd(bus->cmd, cmd_flags, count, bus->intr_status);
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_START_CMD) ? "start|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_DMA_EN) ? "rxdma|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_DMA_EN) ? "txdma|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, RX_BUFF_EN) ? "rxbuf|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_BUFF_EN) ? "txbuf|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_TX_CMD) ? "tx|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_RX_CMD) ? "rx|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_S_RX_CMD_LAST) ? "last|" : "",
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_STOP_CMD) ? "stop" : "");
|
|
|
+
|
|
|
+ trace_aspeed_i2c_bus_cmd(bus->regs[R_I2CD_CMD], cmd_flags, count,
|
|
|
+ bus->regs[R_I2CD_INTR_STS]);
|
|
|
}
|
|
|
|
|
|
/*
|
|
@@ -422,8 +413,8 @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
|
|
|
{
|
|
|
uint8_t pool_start = 0;
|
|
|
|
|
|
- bus->cmd &= ~0xFFFF;
|
|
|
- bus->cmd |= value & 0xFFFF;
|
|
|
+ bus->regs[R_I2CD_CMD] &= ~0xFFFF;
|
|
|
+ bus->regs[R_I2CD_CMD] |= value & 0xFFFF;
|
|
|
|
|
|
if (!aspeed_i2c_check_sram(bus)) {
|
|
|
return;
|
|
@@ -433,7 +424,7 @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
|
|
|
aspeed_i2c_bus_cmd_dump(bus);
|
|
|
}
|
|
|
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, M_START_CMD)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_START_CMD)) {
|
|
|
uint8_t state = aspeed_i2c_get_state(bus) & I2CD_MACTIVE ?
|
|
|
I2CD_MSTARTR : I2CD_MSTART;
|
|
|
uint8_t addr;
|
|
@@ -444,23 +435,21 @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
|
|
|
|
|
|
if (i2c_start_transfer(bus->bus, extract32(addr, 1, 7),
|
|
|
extract32(addr, 0, 1))) {
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS,
|
|
|
- TX_NAK, 1);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, TX_NAK, 1);
|
|
|
} else {
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS,
|
|
|
- TX_ACK, 1);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, TX_ACK, 1);
|
|
|
}
|
|
|
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_START_CMD, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_START_CMD, 0);
|
|
|
|
|
|
/*
|
|
|
* The START command is also a TX command, as the slave
|
|
|
* address is sent on the bus. Drop the TX flag if nothing
|
|
|
* else needs to be sent in this sequence.
|
|
|
*/
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, TX_BUFF_EN)) {
|
|
|
- if (FIELD_EX32(bus->pool_ctrl, I2CD_POOL_CTRL, TX_COUNT) == 1) {
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_TX_CMD, 0);
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_BUFF_EN)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_POOL_CTRL, TX_COUNT) == 1) {
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_TX_CMD, 0);
|
|
|
} else {
|
|
|
/*
|
|
|
* Increase the start index in the TX pool buffer to
|
|
@@ -468,12 +457,12 @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
|
|
|
*/
|
|
|
pool_start++;
|
|
|
}
|
|
|
- } else if (FIELD_EX32(bus->cmd, I2CD_CMD, TX_DMA_EN)) {
|
|
|
- if (bus->dma_len == 0) {
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_TX_CMD, 0);
|
|
|
+ } else if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, TX_DMA_EN)) {
|
|
|
+ if (bus->regs[R_I2CD_DMA_LEN] == 0) {
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_TX_CMD, 0);
|
|
|
}
|
|
|
} else {
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_TX_CMD, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_TX_CMD, 0);
|
|
|
}
|
|
|
|
|
|
/* No slave found */
|
|
@@ -483,38 +472,34 @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
|
|
|
aspeed_i2c_set_state(bus, I2CD_MACTIVE);
|
|
|
}
|
|
|
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, M_TX_CMD)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_TX_CMD)) {
|
|
|
aspeed_i2c_set_state(bus, I2CD_MTXD);
|
|
|
if (aspeed_i2c_bus_send(bus, pool_start)) {
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS,
|
|
|
- TX_NAK, 1);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, TX_NAK, 1);
|
|
|
i2c_end_transfer(bus->bus);
|
|
|
} else {
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS,
|
|
|
- TX_ACK, 1);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, TX_ACK, 1);
|
|
|
}
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_TX_CMD, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_TX_CMD, 0);
|
|
|
aspeed_i2c_set_state(bus, I2CD_MACTIVE);
|
|
|
}
|
|
|
|
|
|
- if ((FIELD_EX32(bus->cmd, I2CD_CMD, M_RX_CMD) ||
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_S_RX_CMD_LAST)) &&
|
|
|
- !FIELD_EX32(bus->intr_status, I2CD_INTR_STS, RX_DONE)) {
|
|
|
+ if ((ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_RX_CMD) ||
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_S_RX_CMD_LAST)) &&
|
|
|
+ !ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, RX_DONE)) {
|
|
|
aspeed_i2c_handle_rx_cmd(bus);
|
|
|
}
|
|
|
|
|
|
- if (FIELD_EX32(bus->cmd, I2CD_CMD, M_STOP_CMD)) {
|
|
|
+ if (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_STOP_CMD)) {
|
|
|
if (!(aspeed_i2c_get_state(bus) & I2CD_MACTIVE)) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: abnormal stop\n", __func__);
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS,
|
|
|
- ABNORMAL, 1);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, ABNORMAL, 1);
|
|
|
} else {
|
|
|
aspeed_i2c_set_state(bus, I2CD_MSTOP);
|
|
|
i2c_end_transfer(bus->bus);
|
|
|
- bus->intr_status = FIELD_DP32(bus->intr_status, I2CD_INTR_STS,
|
|
|
- NORMAL_STOP, 1);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, NORMAL_STOP, 1);
|
|
|
}
|
|
|
- bus->cmd = FIELD_DP32(bus->cmd, I2CD_CMD, M_STOP_CMD, 0);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_CMD, M_STOP_CMD, 0);
|
|
|
aspeed_i2c_set_state(bus, I2CD_IDLE);
|
|
|
}
|
|
|
}
|
|
@@ -535,27 +520,27 @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
|
|
|
__func__);
|
|
|
break;
|
|
|
}
|
|
|
- bus->ctrl = value & 0x0071C3FF;
|
|
|
+ bus->regs[R_I2CD_FUN_CTRL] = value & 0x0071C3FF;
|
|
|
break;
|
|
|
case A_I2CD_AC_TIMING1:
|
|
|
- bus->timing[0] = value & 0xFFFFF0F;
|
|
|
+ bus->regs[R_I2CD_AC_TIMING1] = value & 0xFFFFF0F;
|
|
|
break;
|
|
|
case A_I2CD_AC_TIMING2:
|
|
|
- bus->timing[1] = value & 0x7;
|
|
|
+ bus->regs[R_I2CD_AC_TIMING2] = value & 0x7;
|
|
|
break;
|
|
|
case A_I2CD_INTR_CTRL:
|
|
|
- bus->intr_ctrl = value & 0x7FFF;
|
|
|
+ bus->regs[R_I2CD_INTR_CTRL] = value & 0x7FFF;
|
|
|
break;
|
|
|
case A_I2CD_INTR_STS:
|
|
|
- handle_rx = FIELD_EX32(bus->intr_status, I2CD_INTR_STS, RX_DONE) &&
|
|
|
+ handle_rx = ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, RX_DONE) &&
|
|
|
FIELD_EX32(value, I2CD_INTR_STS, RX_DONE);
|
|
|
- bus->intr_status &= ~(value & 0x7FFF);
|
|
|
- if (!bus->intr_status) {
|
|
|
+ bus->regs[R_I2CD_INTR_STS] &= ~(value & 0x7FFF);
|
|
|
+ if (!bus->regs[R_I2CD_INTR_STS]) {
|
|
|
bus->controller->intr_status &= ~(1 << bus->id);
|
|
|
qemu_irq_lower(aic->bus_get_irq(bus));
|
|
|
}
|
|
|
- if (handle_rx && (FIELD_EX32(bus->cmd, I2CD_CMD, M_RX_CMD) ||
|
|
|
- FIELD_EX32(bus->cmd, I2CD_CMD, M_S_RX_CMD_LAST))) {
|
|
|
+ if (handle_rx && (ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_RX_CMD) ||
|
|
|
+ ARRAY_FIELD_EX32(bus->regs, I2CD_CMD, M_S_RX_CMD_LAST))) {
|
|
|
aspeed_i2c_handle_rx_cmd(bus);
|
|
|
aspeed_i2c_bus_raise_interrupt(bus);
|
|
|
}
|
|
@@ -565,12 +550,12 @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
|
|
|
__func__);
|
|
|
break;
|
|
|
case A_I2CD_POOL_CTRL:
|
|
|
- bus->pool_ctrl &= ~0xffffff;
|
|
|
- bus->pool_ctrl |= (value & 0xffffff);
|
|
|
+ bus->regs[R_I2CD_POOL_CTRL] &= ~0xffffff;
|
|
|
+ bus->regs[R_I2CD_POOL_CTRL] |= (value & 0xffffff);
|
|
|
break;
|
|
|
|
|
|
case A_I2CD_BYTE_BUF:
|
|
|
- bus->buf = FIELD_DP32(bus->buf, I2CD_BYTE_BUF, TX_BUF, value);
|
|
|
+ ARRAY_FIELD_DP32(bus->regs, I2CD_BYTE_BUF, TX_BUF, value);
|
|
|
break;
|
|
|
case A_I2CD_CMD:
|
|
|
if (!aspeed_i2c_bus_is_enabled(bus)) {
|
|
@@ -599,7 +584,7 @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
|
|
|
break;
|
|
|
}
|
|
|
|
|
|
- bus->dma_addr = value & 0x3ffffffc;
|
|
|
+ bus->regs[R_I2CD_DMA_ADDR] = value & 0x3ffffffc;
|
|
|
break;
|
|
|
|
|
|
case A_I2CD_DMA_LEN:
|
|
@@ -608,8 +593,8 @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
|
|
|
break;
|
|
|
}
|
|
|
|
|
|
- bus->dma_len = value & 0xfff;
|
|
|
- if (!bus->dma_len) {
|
|
|
+ bus->regs[R_I2CD_DMA_LEN] = value & 0xfff;
|
|
|
+ if (!bus->regs[R_I2CD_DMA_LEN]) {
|
|
|
qemu_log_mask(LOG_UNIMP, "%s: invalid DMA length\n", __func__);
|
|
|
}
|
|
|
break;
|
|
@@ -705,19 +690,10 @@ static const MemoryRegionOps aspeed_i2c_pool_ops = {
|
|
|
|
|
|
static const VMStateDescription aspeed_i2c_bus_vmstate = {
|
|
|
.name = TYPE_ASPEED_I2C,
|
|
|
- .version_id = 3,
|
|
|
- .minimum_version_id = 3,
|
|
|
+ .version_id = 4,
|
|
|
+ .minimum_version_id = 4,
|
|
|
.fields = (VMStateField[]) {
|
|
|
- VMSTATE_UINT8(id, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(ctrl, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32_ARRAY(timing, AspeedI2CBus, 2),
|
|
|
- VMSTATE_UINT32(intr_ctrl, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(intr_status, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(cmd, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(buf, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(pool_ctrl, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(dma_addr, AspeedI2CBus),
|
|
|
- VMSTATE_UINT32(dma_len, AspeedI2CBus),
|
|
|
+ VMSTATE_UINT32_ARRAY(regs, AspeedI2CBus, ASPEED_I2C_OLD_NUM_REG),
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
}
|
|
|
};
|
|
@@ -854,12 +830,7 @@ static void aspeed_i2c_bus_reset(DeviceState *dev)
|
|
|
{
|
|
|
AspeedI2CBus *s = ASPEED_I2C_BUS(dev);
|
|
|
|
|
|
- s->intr_ctrl = 0;
|
|
|
- s->intr_status = 0;
|
|
|
- s->cmd = 0;
|
|
|
- s->buf = 0;
|
|
|
- s->dma_addr = 0;
|
|
|
- s->dma_len = 0;
|
|
|
+ memset(s->regs, 0, sizeof(s->regs));
|
|
|
i2c_end_transfer(s->bus);
|
|
|
}
|
|
|
|
|
@@ -917,10 +888,10 @@ static qemu_irq aspeed_2400_i2c_bus_get_irq(AspeedI2CBus *bus)
|
|
|
static uint8_t *aspeed_2400_i2c_bus_pool_base(AspeedI2CBus *bus)
|
|
|
{
|
|
|
uint8_t *pool_page =
|
|
|
- &bus->controller->pool[FIELD_EX32(bus->ctrl, I2CD_FUN_CTRL,
|
|
|
- POOL_PAGE_SEL) * 0x100];
|
|
|
+ &bus->controller->pool[ARRAY_FIELD_EX32(bus->regs, I2CD_FUN_CTRL,
|
|
|
+ POOL_PAGE_SEL) * 0x100];
|
|
|
|
|
|
- return &pool_page[FIELD_EX32(bus->pool_ctrl, I2CD_POOL_CTRL, OFFSET)];
|
|
|
+ return &pool_page[ARRAY_FIELD_EX32(bus->regs, I2CD_POOL_CTRL, OFFSET)];
|
|
|
}
|
|
|
|
|
|
static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data)
|