|
@@ -223,6 +223,11 @@ static void fsl_imx8mp_init(Object *obj)
|
|
|
object_initialize_child(obj, name, &s->usdhc[i], TYPE_IMX_USDHC);
|
|
|
}
|
|
|
|
|
|
+ for (i = 0; i < FSL_IMX8MP_NUM_ECSPIS; i++) {
|
|
|
+ g_autofree char *name = g_strdup_printf("spi%d", i + 1);
|
|
|
+ object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
|
|
|
+ }
|
|
|
+
|
|
|
object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST);
|
|
|
object_initialize_child(obj, "pcie_phy", &s->pcie_phy,
|
|
|
TYPE_FSL_IMX8M_PCIE_PHY);
|
|
@@ -459,6 +464,26 @@ static void fsl_imx8mp_realize(DeviceState *dev, Error **errp)
|
|
|
qdev_get_gpio_in(gicdev, usdhc_table[i].irq));
|
|
|
}
|
|
|
|
|
|
+ /* ECSPIs */
|
|
|
+ for (i = 0; i < FSL_IMX8MP_NUM_ECSPIS; i++) {
|
|
|
+ struct {
|
|
|
+ hwaddr addr;
|
|
|
+ unsigned int irq;
|
|
|
+ } spi_table[FSL_IMX8MP_NUM_ECSPIS] = {
|
|
|
+ { fsl_imx8mp_memmap[FSL_IMX8MP_ECSPI1].addr, FSL_IMX8MP_ECSPI1_IRQ },
|
|
|
+ { fsl_imx8mp_memmap[FSL_IMX8MP_ECSPI2].addr, FSL_IMX8MP_ECSPI2_IRQ },
|
|
|
+ { fsl_imx8mp_memmap[FSL_IMX8MP_ECSPI3].addr, FSL_IMX8MP_ECSPI3_IRQ },
|
|
|
+ };
|
|
|
+
|
|
|
+ if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
|
|
|
+ return;
|
|
|
+ }
|
|
|
+
|
|
|
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_table[i].addr);
|
|
|
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
|
|
|
+ qdev_get_gpio_in(gicdev, spi_table[i].irq));
|
|
|
+ }
|
|
|
+
|
|
|
/* SNVS */
|
|
|
if (!sysbus_realize(SYS_BUS_DEVICE(&s->snvs), errp)) {
|
|
|
return;
|
|
@@ -498,6 +523,7 @@ static void fsl_imx8mp_realize(DeviceState *dev, Error **errp)
|
|
|
case FSL_IMX8MP_GIC_DIST:
|
|
|
case FSL_IMX8MP_GIC_REDIST:
|
|
|
case FSL_IMX8MP_GPIO1 ... FSL_IMX8MP_GPIO5:
|
|
|
+ case FSL_IMX8MP_ECSPI1 ... FSL_IMX8MP_ECSPI3:
|
|
|
case FSL_IMX8MP_I2C1 ... FSL_IMX8MP_I2C6:
|
|
|
case FSL_IMX8MP_PCIE1:
|
|
|
case FSL_IMX8MP_PCIE_PHY1:
|