|
@@ -270,13 +270,14 @@ static void xive2_end_enqueue(Xive2End *end, uint32_t data)
|
|
|
* the NVP by changing the H bit while the context is enabled
|
|
|
*/
|
|
|
|
|
|
-static void xive2_tctx_save_os_ctx(Xive2Router *xrtr, XiveTCTX *tctx,
|
|
|
- uint8_t nvp_blk, uint32_t nvp_idx)
|
|
|
+static void xive2_tctx_save_ctx(Xive2Router *xrtr, XiveTCTX *tctx,
|
|
|
+ uint8_t nvp_blk, uint32_t nvp_idx,
|
|
|
+ uint8_t ring)
|
|
|
{
|
|
|
CPUPPCState *env = &POWERPC_CPU(tctx->cs)->env;
|
|
|
uint32_t pir = env->spr_cb[SPR_PIR].default_value;
|
|
|
Xive2Nvp nvp;
|
|
|
- uint8_t *regs = &tctx->regs[TM_QW1_OS];
|
|
|
+ uint8_t *regs = &tctx->regs[ring];
|
|
|
|
|
|
if (xive2_router_get_nvp(xrtr, nvp_blk, nvp_idx, &nvp)) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "XIVE: No NVP %x/%x\n",
|
|
@@ -321,8 +322,8 @@ static void xive2_tctx_save_os_ctx(Xive2Router *xrtr, XiveTCTX *tctx,
|
|
|
xive2_router_write_nvp(xrtr, nvp_blk, nvp_idx, &nvp, 1);
|
|
|
}
|
|
|
|
|
|
-static void xive2_os_cam_decode(uint32_t cam, uint8_t *nvp_blk,
|
|
|
- uint32_t *nvp_idx, bool *vo, bool *ho)
|
|
|
+static void xive2_cam_decode(uint32_t cam, uint8_t *nvp_blk,
|
|
|
+ uint32_t *nvp_idx, bool *vo, bool *ho)
|
|
|
{
|
|
|
*nvp_blk = xive2_nvp_blk(cam);
|
|
|
*nvp_idx = xive2_nvp_idx(cam);
|
|
@@ -330,7 +331,6 @@ static void xive2_os_cam_decode(uint32_t cam, uint8_t *nvp_blk,
|
|
|
*ho = !!(cam & TM2_QW1W2_HO);
|
|
|
}
|
|
|
|
|
|
-
|
|
|
/*
|
|
|
* Encode the HW CAM line with 7bit or 8bit thread id. The thread id
|
|
|
* width and block id width is configurable at the IC level.
|
|
@@ -363,7 +363,7 @@ uint64_t xive2_tm_pull_os_ctx(XivePresenter *xptr, XiveTCTX *tctx,
|
|
|
bool vo;
|
|
|
bool do_save;
|
|
|
|
|
|
- xive2_os_cam_decode(cam, &nvp_blk, &nvp_idx, &vo, &do_save);
|
|
|
+ xive2_cam_decode(cam, &nvp_blk, &nvp_idx, &vo, &do_save);
|
|
|
|
|
|
if (!vo) {
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "XIVE: pulling invalid NVP %x/%x !?\n",
|
|
@@ -375,10 +375,10 @@ uint64_t xive2_tm_pull_os_ctx(XivePresenter *xptr, XiveTCTX *tctx,
|
|
|
memcpy(&tctx->regs[TM_QW1_OS + TM_WORD2], &qw1w2_new, 4);
|
|
|
|
|
|
if (xive2_router_get_config(xrtr) & XIVE2_VP_SAVE_RESTORE && do_save) {
|
|
|
- xive2_tctx_save_os_ctx(xrtr, tctx, nvp_blk, nvp_idx);
|
|
|
+ xive2_tctx_save_ctx(xrtr, tctx, nvp_blk, nvp_idx, TM_QW1_OS);
|
|
|
}
|
|
|
|
|
|
- xive_tctx_reset_os_signal(tctx);
|
|
|
+ xive_tctx_reset_signal(tctx, TM_QW1_OS);
|
|
|
return qw1w2;
|
|
|
}
|
|
|
|
|
@@ -573,7 +573,7 @@ void xive2_tm_push_os_ctx(XivePresenter *xptr, XiveTCTX *tctx,
|
|
|
bool vo;
|
|
|
bool do_restore;
|
|
|
|
|
|
- xive2_os_cam_decode(cam, &nvp_blk, &nvp_idx, &vo, &do_restore);
|
|
|
+ xive2_cam_decode(cam, &nvp_blk, &nvp_idx, &vo, &do_restore);
|
|
|
|
|
|
/* First update the thead context */
|
|
|
memcpy(&tctx->regs[TM_QW1_OS + TM_WORD2], &qw1w2, 4);
|