SnippetGenerator.cpp 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. //===-- SnippetGenerator.cpp ------------------------------------*- C++ -*-===//
  2. //
  3. // The LLVM Compiler Infrastructure
  4. //
  5. // This file is distributed under the University of Illinois Open Source
  6. // License. See LICENSE.TXT for details.
  7. //
  8. //===----------------------------------------------------------------------===//
  9. #include <array>
  10. #include <string>
  11. #include "Assembler.h"
  12. #include "MCInstrDescView.h"
  13. #include "SnippetGenerator.h"
  14. #include "llvm/ADT/StringExtras.h"
  15. #include "llvm/ADT/StringRef.h"
  16. #include "llvm/ADT/Twine.h"
  17. #include "llvm/Support/FileSystem.h"
  18. #include "llvm/Support/FormatVariadic.h"
  19. #include "llvm/Support/Program.h"
  20. namespace llvm {
  21. namespace exegesis {
  22. std::vector<CodeTemplate> getSingleton(CodeTemplate &&CT) {
  23. std::vector<CodeTemplate> Result;
  24. Result.push_back(std::move(CT));
  25. return Result;
  26. }
  27. SnippetGeneratorFailure::SnippetGeneratorFailure(const llvm::Twine &S)
  28. : llvm::StringError(S, llvm::inconvertibleErrorCode()) {}
  29. SnippetGenerator::SnippetGenerator(const LLVMState &State) : State(State) {}
  30. SnippetGenerator::~SnippetGenerator() = default;
  31. llvm::Expected<std::vector<BenchmarkCode>>
  32. SnippetGenerator::generateConfigurations(const Instruction &Instr) const {
  33. if (auto E = generateCodeTemplates(Instr)) {
  34. const auto &RATC = State.getRATC();
  35. std::vector<BenchmarkCode> Output;
  36. for (CodeTemplate &CT : E.get()) {
  37. const llvm::BitVector &ForbiddenRegs =
  38. CT.ScratchSpacePointerInReg
  39. ? RATC.getRegister(CT.ScratchSpacePointerInReg).aliasedBits()
  40. : RATC.emptyRegisters();
  41. // TODO: Generate as many BenchmarkCode as needed.
  42. {
  43. BenchmarkCode BC;
  44. BC.Info = CT.Info;
  45. for (InstructionTemplate &IT : CT.Instructions) {
  46. randomizeUnsetVariables(ForbiddenRegs, IT);
  47. BC.Instructions.push_back(IT.build());
  48. }
  49. if (CT.ScratchSpacePointerInReg)
  50. BC.LiveIns.push_back(CT.ScratchSpacePointerInReg);
  51. BC.ScratchRegisterCopies = CT.ScratchRegisterCopies;
  52. BC.RegisterInitialValues =
  53. computeRegisterInitialValues(BC.ScratchRegisterCopies, CT.Instructions);
  54. Output.push_back(std::move(BC));
  55. }
  56. }
  57. return Output;
  58. } else
  59. return E.takeError();
  60. }
  61. std::vector<RegisterValue> SnippetGenerator::computeRegisterInitialValues(
  62. const std::vector<unsigned> &ScratchRegisterCopies,
  63. const std::vector<InstructionTemplate> &Instructions) const {
  64. // Collect all register uses and create an assignment for each of them.
  65. // Ignore memory operands which are handled separately.
  66. // Loop invariant: DefinedRegs[i] is true iif it has been set at least once
  67. // before the current instruction.
  68. llvm::BitVector DefinedRegs = State.getRATC().emptyRegisters();
  69. for (const auto& Reg : ScratchRegisterCopies)
  70. DefinedRegs.set(Reg);
  71. std::vector<RegisterValue> RIV;
  72. for (const InstructionTemplate &IT : Instructions) {
  73. // Returns the register that this Operand sets or uses, or 0 if this is not
  74. // a register.
  75. const auto GetOpReg = [&IT](const Operand &Op) -> unsigned {
  76. if (Op.isMemory())
  77. return 0;
  78. if (Op.isImplicitReg())
  79. return Op.getImplicitReg();
  80. if (Op.isExplicit() && IT.getValueFor(Op).isReg())
  81. return IT.getValueFor(Op).getReg();
  82. return 0;
  83. };
  84. // Collect used registers that have never been def'ed.
  85. for (const Operand &Op : IT.Instr.Operands) {
  86. if (Op.isUse()) {
  87. const unsigned Reg = GetOpReg(Op);
  88. if (Reg > 0 && !DefinedRegs.test(Reg)) {
  89. RIV.push_back(RegisterValue::zero(Reg));
  90. DefinedRegs.set(Reg);
  91. }
  92. }
  93. }
  94. // Mark defs as having been def'ed.
  95. for (const Operand &Op : IT.Instr.Operands) {
  96. if (Op.isDef()) {
  97. const unsigned Reg = GetOpReg(Op);
  98. if (Reg > 0)
  99. DefinedRegs.set(Reg);
  100. }
  101. }
  102. }
  103. return RIV;
  104. }
  105. llvm::Expected<std::vector<CodeTemplate>>
  106. generateSelfAliasingCodeTemplates(const Instruction &Instr) {
  107. const AliasingConfigurations SelfAliasing(Instr, Instr);
  108. if (SelfAliasing.empty())
  109. return llvm::make_error<SnippetGeneratorFailure>("empty self aliasing");
  110. std::vector<CodeTemplate> Result;
  111. Result.emplace_back();
  112. CodeTemplate &CT = Result.back();
  113. InstructionTemplate IT(Instr);
  114. if (SelfAliasing.hasImplicitAliasing()) {
  115. CT.Info = "implicit Self cycles, picking random values.";
  116. } else {
  117. CT.Info = "explicit self cycles, selecting one aliasing Conf.";
  118. // This is a self aliasing instruction so defs and uses are from the same
  119. // instance, hence twice IT in the following call.
  120. setRandomAliasing(SelfAliasing, IT, IT);
  121. }
  122. CT.Instructions.push_back(std::move(IT));
  123. return std::move(Result);
  124. }
  125. llvm::Expected<std::vector<CodeTemplate>>
  126. generateUnconstrainedCodeTemplates(const Instruction &Instr,
  127. llvm::StringRef Msg) {
  128. std::vector<CodeTemplate> Result;
  129. Result.emplace_back();
  130. CodeTemplate &CT = Result.back();
  131. CT.Info = llvm::formatv("{0}, repeating an unconstrained assignment", Msg);
  132. CT.Instructions.emplace_back(Instr);
  133. return std::move(Result);
  134. }
  135. std::mt19937 &randomGenerator() {
  136. static std::random_device RandomDevice;
  137. static std::mt19937 RandomGenerator(RandomDevice());
  138. return RandomGenerator;
  139. }
  140. static size_t randomIndex(size_t Size) {
  141. assert(Size > 0);
  142. std::uniform_int_distribution<> Distribution(0, Size - 1);
  143. return Distribution(randomGenerator());
  144. }
  145. template <typename C>
  146. static auto randomElement(const C &Container) -> decltype(Container[0]) {
  147. return Container[randomIndex(Container.size())];
  148. }
  149. static void randomize(const Instruction &Instr, const Variable &Var,
  150. llvm::MCOperand &AssignedValue,
  151. const llvm::BitVector &ForbiddenRegs) {
  152. const Operand &Op = Instr.getPrimaryOperand(Var);
  153. switch (Op.getExplicitOperandInfo().OperandType) {
  154. case llvm::MCOI::OperandType::OPERAND_IMMEDIATE:
  155. // FIXME: explore immediate values too.
  156. AssignedValue = llvm::MCOperand::createImm(1);
  157. break;
  158. case llvm::MCOI::OperandType::OPERAND_REGISTER: {
  159. assert(Op.isReg());
  160. auto AllowedRegs = Op.getRegisterAliasing().sourceBits();
  161. assert(AllowedRegs.size() == ForbiddenRegs.size());
  162. for (auto I : ForbiddenRegs.set_bits())
  163. AllowedRegs.reset(I);
  164. AssignedValue = llvm::MCOperand::createReg(randomBit(AllowedRegs));
  165. break;
  166. }
  167. default:
  168. break;
  169. }
  170. }
  171. static void setRegisterOperandValue(const RegisterOperandAssignment &ROV,
  172. InstructionTemplate &IB) {
  173. assert(ROV.Op);
  174. if (ROV.Op->isExplicit()) {
  175. auto &AssignedValue = IB.getValueFor(*ROV.Op);
  176. if (AssignedValue.isValid()) {
  177. assert(AssignedValue.isReg() && AssignedValue.getReg() == ROV.Reg);
  178. return;
  179. }
  180. AssignedValue = llvm::MCOperand::createReg(ROV.Reg);
  181. } else {
  182. assert(ROV.Op->isImplicitReg());
  183. assert(ROV.Reg == ROV.Op->getImplicitReg());
  184. }
  185. }
  186. size_t randomBit(const llvm::BitVector &Vector) {
  187. assert(Vector.any());
  188. auto Itr = Vector.set_bits_begin();
  189. for (size_t I = randomIndex(Vector.count()); I != 0; --I)
  190. ++Itr;
  191. return *Itr;
  192. }
  193. void setRandomAliasing(const AliasingConfigurations &AliasingConfigurations,
  194. InstructionTemplate &DefIB, InstructionTemplate &UseIB) {
  195. assert(!AliasingConfigurations.empty());
  196. assert(!AliasingConfigurations.hasImplicitAliasing());
  197. const auto &RandomConf = randomElement(AliasingConfigurations.Configurations);
  198. setRegisterOperandValue(randomElement(RandomConf.Defs), DefIB);
  199. setRegisterOperandValue(randomElement(RandomConf.Uses), UseIB);
  200. }
  201. void randomizeUnsetVariables(const llvm::BitVector &ForbiddenRegs,
  202. InstructionTemplate &IT) {
  203. for (const Variable &Var : IT.Instr.Variables) {
  204. llvm::MCOperand &AssignedValue = IT.getValueFor(Var);
  205. if (!AssignedValue.isValid())
  206. randomize(IT.Instr, Var, AssignedValue, ForbiddenRegs);
  207. }
  208. }
  209. } // namespace exegesis
  210. } // namespace llvm