ARMDisassembler.cpp 179 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357
  1. //===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
  2. //
  3. // The LLVM Compiler Infrastructure
  4. //
  5. // This file is distributed under the University of Illinois Open Source
  6. // License. See LICENSE.TXT for details.
  7. //
  8. //===----------------------------------------------------------------------===//
  9. #include "MCTargetDesc/ARMAddressingModes.h"
  10. #include "MCTargetDesc/ARMBaseInfo.h"
  11. #include "MCTargetDesc/ARMMCTargetDesc.h"
  12. #include "Utils/ARMBaseInfo.h"
  13. #include "llvm/MC/MCContext.h"
  14. #include "llvm/MC/MCDisassembler/MCDisassembler.h"
  15. #include "llvm/MC/MCFixedLenDisassembler.h"
  16. #include "llvm/MC/MCInst.h"
  17. #include "llvm/MC/MCInstrDesc.h"
  18. #include "llvm/MC/MCSubtargetInfo.h"
  19. #include "llvm/MC/SubtargetFeature.h"
  20. #include "llvm/Support/Compiler.h"
  21. #include "llvm/Support/ErrorHandling.h"
  22. #include "llvm/Support/MathExtras.h"
  23. #include "llvm/Support/TargetRegistry.h"
  24. #include "llvm/Support/raw_ostream.h"
  25. #include <algorithm>
  26. #include <cassert>
  27. #include <cstdint>
  28. #include <vector>
  29. using namespace llvm;
  30. #define DEBUG_TYPE "arm-disassembler"
  31. using DecodeStatus = MCDisassembler::DecodeStatus;
  32. namespace {
  33. // Handles the condition code status of instructions in IT blocks
  34. class ITStatus
  35. {
  36. public:
  37. // Returns the condition code for instruction in IT block
  38. unsigned getITCC() {
  39. unsigned CC = ARMCC::AL;
  40. if (instrInITBlock())
  41. CC = ITStates.back();
  42. return CC;
  43. }
  44. // Advances the IT block state to the next T or E
  45. void advanceITState() {
  46. ITStates.pop_back();
  47. }
  48. // Returns true if the current instruction is in an IT block
  49. bool instrInITBlock() {
  50. return !ITStates.empty();
  51. }
  52. // Returns true if current instruction is the last instruction in an IT block
  53. bool instrLastInITBlock() {
  54. return ITStates.size() == 1;
  55. }
  56. // Called when decoding an IT instruction. Sets the IT state for the following
  57. // instructions that for the IT block. Firstcond and Mask correspond to the
  58. // fields in the IT instruction encoding.
  59. void setITState(char Firstcond, char Mask) {
  60. // (3 - the number of trailing zeros) is the number of then / else.
  61. unsigned CondBit0 = Firstcond & 1;
  62. unsigned NumTZ = countTrailingZeros<uint8_t>(Mask);
  63. unsigned char CCBits = static_cast<unsigned char>(Firstcond & 0xf);
  64. assert(NumTZ <= 3 && "Invalid IT mask!");
  65. // push condition codes onto the stack the correct order for the pops
  66. for (unsigned Pos = NumTZ+1; Pos <= 3; ++Pos) {
  67. bool T = ((Mask >> Pos) & 1) == CondBit0;
  68. if (T)
  69. ITStates.push_back(CCBits);
  70. else
  71. ITStates.push_back(CCBits ^ 1);
  72. }
  73. ITStates.push_back(CCBits);
  74. }
  75. private:
  76. std::vector<unsigned char> ITStates;
  77. };
  78. /// ARM disassembler for all ARM platforms.
  79. class ARMDisassembler : public MCDisassembler {
  80. public:
  81. ARMDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx) :
  82. MCDisassembler(STI, Ctx) {
  83. }
  84. ~ARMDisassembler() override = default;
  85. DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
  86. ArrayRef<uint8_t> Bytes, uint64_t Address,
  87. raw_ostream &VStream,
  88. raw_ostream &CStream) const override;
  89. };
  90. /// Thumb disassembler for all Thumb platforms.
  91. class ThumbDisassembler : public MCDisassembler {
  92. public:
  93. ThumbDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx) :
  94. MCDisassembler(STI, Ctx) {
  95. }
  96. ~ThumbDisassembler() override = default;
  97. DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
  98. ArrayRef<uint8_t> Bytes, uint64_t Address,
  99. raw_ostream &VStream,
  100. raw_ostream &CStream) const override;
  101. private:
  102. mutable ITStatus ITBlock;
  103. DecodeStatus AddThumbPredicate(MCInst&) const;
  104. void UpdateThumbVFPPredicate(MCInst&) const;
  105. };
  106. } // end anonymous namespace
  107. static bool Check(DecodeStatus &Out, DecodeStatus In) {
  108. switch (In) {
  109. case MCDisassembler::Success:
  110. // Out stays the same.
  111. return true;
  112. case MCDisassembler::SoftFail:
  113. Out = In;
  114. return true;
  115. case MCDisassembler::Fail:
  116. Out = In;
  117. return false;
  118. }
  119. llvm_unreachable("Invalid DecodeStatus!");
  120. }
  121. // Forward declare these because the autogenerated code will reference them.
  122. // Definitions are further down.
  123. static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  124. uint64_t Address, const void *Decoder);
  125. static DecodeStatus DecodeGPRnopcRegisterClass(MCInst &Inst,
  126. unsigned RegNo, uint64_t Address,
  127. const void *Decoder);
  128. static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst &Inst,
  129. unsigned RegNo, uint64_t Address,
  130. const void *Decoder);
  131. static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  132. uint64_t Address, const void *Decoder);
  133. static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  134. uint64_t Address, const void *Decoder);
  135. static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  136. uint64_t Address, const void *Decoder);
  137. static DecodeStatus DecodeGPRPairRegisterClass(MCInst &Inst, unsigned RegNo,
  138. uint64_t Address, const void *Decoder);
  139. static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
  140. uint64_t Address, const void *Decoder);
  141. static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
  142. uint64_t Address, const void *Decoder);
  143. static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
  144. uint64_t Address, const void *Decoder);
  145. static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst &Inst,
  146. unsigned RegNo,
  147. uint64_t Address,
  148. const void *Decoder);
  149. static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  150. uint64_t Address, const void *Decoder);
  151. static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
  152. uint64_t Address, const void *Decoder);
  153. static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst,
  154. unsigned RegNo, uint64_t Address,
  155. const void *Decoder);
  156. static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
  157. uint64_t Address, const void *Decoder);
  158. static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
  159. uint64_t Address, const void *Decoder);
  160. static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
  161. uint64_t Address, const void *Decoder);
  162. static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
  163. uint64_t Address, const void *Decoder);
  164. static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
  165. uint64_t Address, const void *Decoder);
  166. static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Insn,
  167. uint64_t Address, const void *Decoder);
  168. static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
  169. uint64_t Address, const void *Decoder);
  170. static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst &Inst,
  171. unsigned Insn,
  172. uint64_t Address,
  173. const void *Decoder);
  174. static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Insn,
  175. uint64_t Address, const void *Decoder);
  176. static DecodeStatus DecodeAddrMode3Instruction(MCInst &Inst,unsigned Insn,
  177. uint64_t Address, const void *Decoder);
  178. static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Insn,
  179. uint64_t Address, const void *Decoder);
  180. static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Insn,
  181. uint64_t Address, const void *Decoder);
  182. static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst & Inst,
  183. unsigned Insn,
  184. uint64_t Adddress,
  185. const void *Decoder);
  186. static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn,
  187. uint64_t Address, const void *Decoder);
  188. static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn,
  189. uint64_t Address, const void *Decoder);
  190. static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
  191. uint64_t Address, const void *Decoder);
  192. static DecodeStatus DecodeHINTInstruction(MCInst &Inst, unsigned Insn,
  193. uint64_t Address, const void *Decoder);
  194. static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
  195. uint64_t Address, const void *Decoder);
  196. static DecodeStatus DecodeTSTInstruction(MCInst &Inst, unsigned Insn,
  197. uint64_t Address, const void *Decoder);
  198. static DecodeStatus DecodeSETPANInstruction(MCInst &Inst, unsigned Insn,
  199. uint64_t Address, const void *Decoder);
  200. static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
  201. uint64_t Address, const void *Decoder);
  202. static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val,
  203. uint64_t Address, const void *Decoder);
  204. static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
  205. uint64_t Address, const void *Decoder);
  206. static DecodeStatus DecodeAddrMode5FP16Operand(MCInst &Inst, unsigned Val,
  207. uint64_t Address, const void *Decoder);
  208. static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
  209. uint64_t Address, const void *Decoder);
  210. static DecodeStatus DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
  211. uint64_t Address, const void *Decoder);
  212. static DecodeStatus DecodeBranchImmInstruction(MCInst &Inst,unsigned Insn,
  213. uint64_t Address, const void *Decoder);
  214. static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
  215. uint64_t Address, const void *Decoder);
  216. static DecodeStatus DecodeVLDST1Instruction(MCInst &Inst, unsigned Val,
  217. uint64_t Address, const void *Decoder);
  218. static DecodeStatus DecodeVLDST2Instruction(MCInst &Inst, unsigned Val,
  219. uint64_t Address, const void *Decoder);
  220. static DecodeStatus DecodeVLDST3Instruction(MCInst &Inst, unsigned Val,
  221. uint64_t Address, const void *Decoder);
  222. static DecodeStatus DecodeVLDST4Instruction(MCInst &Inst, unsigned Val,
  223. uint64_t Address, const void *Decoder);
  224. static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Val,
  225. uint64_t Address, const void *Decoder);
  226. static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Val,
  227. uint64_t Address, const void *Decoder);
  228. static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Val,
  229. uint64_t Address, const void *Decoder);
  230. static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Val,
  231. uint64_t Address, const void *Decoder);
  232. static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Val,
  233. uint64_t Address, const void *Decoder);
  234. static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Val,
  235. uint64_t Address, const void *Decoder);
  236. static DecodeStatus DecodeNEONModImmInstruction(MCInst &Inst,unsigned Val,
  237. uint64_t Address, const void *Decoder);
  238. static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Val,
  239. uint64_t Address, const void *Decoder);
  240. static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
  241. uint64_t Address, const void *Decoder);
  242. static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
  243. uint64_t Address, const void *Decoder);
  244. static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
  245. uint64_t Address, const void *Decoder);
  246. static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
  247. uint64_t Address, const void *Decoder);
  248. static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
  249. uint64_t Address, const void *Decoder);
  250. static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
  251. uint64_t Address, const void *Decoder);
  252. static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Insn,
  253. uint64_t Address, const void *Decoder);
  254. static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Insn,
  255. uint64_t Address, const void *Decoder);
  256. static DecodeStatus DecodeInstSyncBarrierOption(MCInst &Inst, unsigned Insn,
  257. uint64_t Address, const void *Decoder);
  258. static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Insn,
  259. uint64_t Address, const void *Decoder);
  260. static DecodeStatus DecodeBankedReg(MCInst &Inst, unsigned Insn,
  261. uint64_t Address, const void *Decoder);
  262. static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
  263. uint64_t Address, const void *Decoder);
  264. static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
  265. uint64_t Address, const void *Decoder);
  266. static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
  267. uint64_t Address, const void *Decoder);
  268. static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
  269. uint64_t Address, const void *Decoder);
  270. static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
  271. uint64_t Address, const void *Decoder);
  272. static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
  273. uint64_t Address, const void *Decoder);
  274. static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn,
  275. uint64_t Address, const void *Decoder);
  276. static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn,
  277. uint64_t Address, const void *Decoder);
  278. static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn,
  279. uint64_t Address, const void *Decoder);
  280. static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn,
  281. uint64_t Address, const void *Decoder);
  282. static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn,
  283. uint64_t Address, const void *Decoder);
  284. static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn,
  285. uint64_t Address, const void *Decoder);
  286. static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn,
  287. uint64_t Address, const void *Decoder);
  288. static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn,
  289. uint64_t Address, const void *Decoder);
  290. static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn,
  291. uint64_t Address, const void *Decoder);
  292. static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn,
  293. uint64_t Address, const void *Decoder);
  294. static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn,
  295. uint64_t Address, const void *Decoder);
  296. static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn,
  297. uint64_t Address, const void *Decoder);
  298. static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn,
  299. uint64_t Address, const void *Decoder);
  300. static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst &Inst,
  301. unsigned Val,
  302. uint64_t Address,
  303. const void *Decoder);
  304. static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn,
  305. uint64_t Address, const void *Decoder);
  306. static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
  307. uint64_t Address, const void *Decoder);
  308. static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
  309. uint64_t Address, const void *Decoder);
  310. static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val,
  311. uint64_t Address, const void *Decoder);
  312. static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
  313. uint64_t Address, const void *Decoder);
  314. static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
  315. uint64_t Address, const void *Decoder);
  316. static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
  317. uint64_t Address, const void *Decoder);
  318. static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
  319. uint64_t Address, const void *Decoder);
  320. static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
  321. uint64_t Address, const void *Decoder);
  322. static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Val,
  323. uint64_t Address, const void *Decoder);
  324. static DecodeStatus DecodeT2LoadImm8(MCInst &Inst, unsigned Insn,
  325. uint64_t Address, const void* Decoder);
  326. static DecodeStatus DecodeT2LoadImm12(MCInst &Inst, unsigned Insn,
  327. uint64_t Address, const void* Decoder);
  328. static DecodeStatus DecodeT2LoadT(MCInst &Inst, unsigned Insn,
  329. uint64_t Address, const void* Decoder);
  330. static DecodeStatus DecodeT2LoadLabel(MCInst &Inst, unsigned Insn,
  331. uint64_t Address, const void* Decoder);
  332. static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val,
  333. uint64_t Address, const void *Decoder);
  334. static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
  335. uint64_t Address, const void *Decoder);
  336. static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst,unsigned Val,
  337. uint64_t Address, const void *Decoder);
  338. static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val,
  339. uint64_t Address, const void *Decoder);
  340. static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
  341. uint64_t Address, const void *Decoder);
  342. static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Val,
  343. uint64_t Address, const void *Decoder);
  344. static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
  345. uint64_t Address, const void *Decoder);
  346. static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn,
  347. uint64_t Address, const void *Decoder);
  348. static DecodeStatus DecodeQADDInstruction(MCInst &Inst, unsigned Insn,
  349. uint64_t Address, const void *Decoder);
  350. static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Insn,
  351. uint64_t Address, const void *Decoder);
  352. static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
  353. uint64_t Address, const void *Decoder);
  354. static DecodeStatus DecodeThumbTableBranch(MCInst &Inst, unsigned Val,
  355. uint64_t Address, const void *Decoder);
  356. static DecodeStatus DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Val,
  357. uint64_t Address, const void *Decoder);
  358. static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val,
  359. uint64_t Address, const void *Decoder);
  360. static DecodeStatus DecodeThumbBCCTargetOperand(MCInst &Inst,unsigned Val,
  361. uint64_t Address, const void *Decoder);
  362. static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val,
  363. uint64_t Address, const void *Decoder);
  364. static DecodeStatus DecodeIT(MCInst &Inst, unsigned Val,
  365. uint64_t Address, const void *Decoder);
  366. static DecodeStatus DecodeT2LDRDPreInstruction(MCInst &Inst,unsigned Insn,
  367. uint64_t Address, const void *Decoder);
  368. static DecodeStatus DecodeT2STRDPreInstruction(MCInst &Inst,unsigned Insn,
  369. uint64_t Address, const void *Decoder);
  370. static DecodeStatus DecodeT2Adr(MCInst &Inst, unsigned Val,
  371. uint64_t Address, const void *Decoder);
  372. static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Val,
  373. uint64_t Address, const void *Decoder);
  374. static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, unsigned Val,
  375. uint64_t Address, const void *Decoder);
  376. static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val,
  377. uint64_t Address, const void *Decoder);
  378. static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst &Inst, unsigned Val,
  379. uint64_t Address, const void *Decoder);
  380. static DecodeStatus DecodeForVMRSandVMSR(MCInst &Inst, unsigned Val,
  381. uint64_t Address, const void *Decoder);
  382. #include "ARMGenDisassemblerTables.inc"
  383. static MCDisassembler *createARMDisassembler(const Target &T,
  384. const MCSubtargetInfo &STI,
  385. MCContext &Ctx) {
  386. return new ARMDisassembler(STI, Ctx);
  387. }
  388. static MCDisassembler *createThumbDisassembler(const Target &T,
  389. const MCSubtargetInfo &STI,
  390. MCContext &Ctx) {
  391. return new ThumbDisassembler(STI, Ctx);
  392. }
  393. // Post-decoding checks
  394. static DecodeStatus checkDecodedInstruction(MCInst &MI, uint64_t &Size,
  395. uint64_t Address, raw_ostream &OS,
  396. raw_ostream &CS,
  397. uint32_t Insn,
  398. DecodeStatus Result) {
  399. switch (MI.getOpcode()) {
  400. case ARM::HVC: {
  401. // HVC is undefined if condition = 0xf otherwise upredictable
  402. // if condition != 0xe
  403. uint32_t Cond = (Insn >> 28) & 0xF;
  404. if (Cond == 0xF)
  405. return MCDisassembler::Fail;
  406. if (Cond != 0xE)
  407. return MCDisassembler::SoftFail;
  408. return Result;
  409. }
  410. default: return Result;
  411. }
  412. }
  413. DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
  414. ArrayRef<uint8_t> Bytes,
  415. uint64_t Address, raw_ostream &OS,
  416. raw_ostream &CS) const {
  417. CommentStream = &CS;
  418. assert(!STI.getFeatureBits()[ARM::ModeThumb] &&
  419. "Asked to disassemble an ARM instruction but Subtarget is in Thumb "
  420. "mode!");
  421. // We want to read exactly 4 bytes of data.
  422. if (Bytes.size() < 4) {
  423. Size = 0;
  424. return MCDisassembler::Fail;
  425. }
  426. // Encoded as a small-endian 32-bit word in the stream.
  427. uint32_t Insn =
  428. (Bytes[3] << 24) | (Bytes[2] << 16) | (Bytes[1] << 8) | (Bytes[0] << 0);
  429. // Calling the auto-generated decoder function.
  430. DecodeStatus Result =
  431. decodeInstruction(DecoderTableARM32, MI, Insn, Address, this, STI);
  432. if (Result != MCDisassembler::Fail) {
  433. Size = 4;
  434. return checkDecodedInstruction(MI, Size, Address, OS, CS, Insn, Result);
  435. }
  436. struct DecodeTable {
  437. const uint8_t *P;
  438. bool DecodePred;
  439. };
  440. const DecodeTable Tables[] = {
  441. {DecoderTableVFP32, false}, {DecoderTableVFPV832, false},
  442. {DecoderTableNEONData32, true}, {DecoderTableNEONLoadStore32, true},
  443. {DecoderTableNEONDup32, true}, {DecoderTablev8NEON32, false},
  444. {DecoderTablev8Crypto32, false},
  445. };
  446. for (auto Table : Tables) {
  447. Result = decodeInstruction(Table.P, MI, Insn, Address, this, STI);
  448. if (Result != MCDisassembler::Fail) {
  449. Size = 4;
  450. // Add a fake predicate operand, because we share these instruction
  451. // definitions with Thumb2 where these instructions are predicable.
  452. if (Table.DecodePred && !DecodePredicateOperand(MI, 0xE, Address, this))
  453. return MCDisassembler::Fail;
  454. return Result;
  455. }
  456. }
  457. Result =
  458. decodeInstruction(DecoderTableCoProc32, MI, Insn, Address, this, STI);
  459. if (Result != MCDisassembler::Fail) {
  460. Size = 4;
  461. return checkDecodedInstruction(MI, Size, Address, OS, CS, Insn, Result);
  462. }
  463. Size = 4;
  464. return MCDisassembler::Fail;
  465. }
  466. namespace llvm {
  467. extern const MCInstrDesc ARMInsts[];
  468. } // end namespace llvm
  469. /// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
  470. /// immediate Value in the MCInst. The immediate Value has had any PC
  471. /// adjustment made by the caller. If the instruction is a branch instruction
  472. /// then isBranch is true, else false. If the getOpInfo() function was set as
  473. /// part of the setupForSymbolicDisassembly() call then that function is called
  474. /// to get any symbolic information at the Address for this instruction. If
  475. /// that returns non-zero then the symbolic information it returns is used to
  476. /// create an MCExpr and that is added as an operand to the MCInst. If
  477. /// getOpInfo() returns zero and isBranch is true then a symbol look up for
  478. /// Value is done and if a symbol is found an MCExpr is created with that, else
  479. /// an MCExpr with Value is created. This function returns true if it adds an
  480. /// operand to the MCInst and false otherwise.
  481. static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
  482. bool isBranch, uint64_t InstSize,
  483. MCInst &MI, const void *Decoder) {
  484. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  485. // FIXME: Does it make sense for value to be negative?
  486. return Dis->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address, isBranch,
  487. /* Offset */ 0, InstSize);
  488. }
  489. /// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
  490. /// referenced by a load instruction with the base register that is the Pc.
  491. /// These can often be values in a literal pool near the Address of the
  492. /// instruction. The Address of the instruction and its immediate Value are
  493. /// used as a possible literal pool entry. The SymbolLookUp call back will
  494. /// return the name of a symbol referenced by the literal pool's entry if
  495. /// the referenced address is that of a symbol. Or it will return a pointer to
  496. /// a literal 'C' string if the referenced address of the literal pool's entry
  497. /// is an address into a section with 'C' string literals.
  498. static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
  499. const void *Decoder) {
  500. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  501. Dis->tryAddingPcLoadReferenceComment(Value, Address);
  502. }
  503. // Thumb1 instructions don't have explicit S bits. Rather, they
  504. // implicitly set CPSR. Since it's not represented in the encoding, the
  505. // auto-generated decoder won't inject the CPSR operand. We need to fix
  506. // that as a post-pass.
  507. static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
  508. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  509. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  510. MCInst::iterator I = MI.begin();
  511. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  512. if (I == MI.end()) break;
  513. if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
  514. if (i > 0 && OpInfo[i-1].isPredicate()) continue;
  515. MI.insert(I, MCOperand::createReg(InITBlock ? 0 : ARM::CPSR));
  516. return;
  517. }
  518. }
  519. MI.insert(I, MCOperand::createReg(InITBlock ? 0 : ARM::CPSR));
  520. }
  521. // Most Thumb instructions don't have explicit predicates in the
  522. // encoding, but rather get their predicates from IT context. We need
  523. // to fix up the predicate operands using this context information as a
  524. // post-pass.
  525. MCDisassembler::DecodeStatus
  526. ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
  527. MCDisassembler::DecodeStatus S = Success;
  528. const FeatureBitset &FeatureBits = getSubtargetInfo().getFeatureBits();
  529. // A few instructions actually have predicates encoded in them. Don't
  530. // try to overwrite it if we're seeing one of those.
  531. switch (MI.getOpcode()) {
  532. case ARM::tBcc:
  533. case ARM::t2Bcc:
  534. case ARM::tCBZ:
  535. case ARM::tCBNZ:
  536. case ARM::tCPS:
  537. case ARM::t2CPS3p:
  538. case ARM::t2CPS2p:
  539. case ARM::t2CPS1p:
  540. case ARM::tMOVSr:
  541. case ARM::tSETEND:
  542. // Some instructions (mostly conditional branches) are not
  543. // allowed in IT blocks.
  544. if (ITBlock.instrInITBlock())
  545. S = SoftFail;
  546. else
  547. return Success;
  548. break;
  549. case ARM::t2HINT:
  550. if (MI.getOperand(0).getImm() == 0x10 && (FeatureBits[ARM::FeatureRAS]) != 0)
  551. S = SoftFail;
  552. break;
  553. case ARM::tB:
  554. case ARM::t2B:
  555. case ARM::t2TBB:
  556. case ARM::t2TBH:
  557. // Some instructions (mostly unconditional branches) can
  558. // only appears at the end of, or outside of, an IT.
  559. if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
  560. S = SoftFail;
  561. break;
  562. default:
  563. break;
  564. }
  565. // If we're in an IT block, base the predicate on that. Otherwise,
  566. // assume a predicate of AL.
  567. unsigned CC;
  568. CC = ITBlock.getITCC();
  569. if (CC == 0xF)
  570. CC = ARMCC::AL;
  571. if (ITBlock.instrInITBlock())
  572. ITBlock.advanceITState();
  573. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  574. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  575. MCInst::iterator I = MI.begin();
  576. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  577. if (I == MI.end()) break;
  578. if (OpInfo[i].isPredicate()) {
  579. I = MI.insert(I, MCOperand::createImm(CC));
  580. ++I;
  581. if (CC == ARMCC::AL)
  582. MI.insert(I, MCOperand::createReg(0));
  583. else
  584. MI.insert(I, MCOperand::createReg(ARM::CPSR));
  585. return S;
  586. }
  587. }
  588. I = MI.insert(I, MCOperand::createImm(CC));
  589. ++I;
  590. if (CC == ARMCC::AL)
  591. MI.insert(I, MCOperand::createReg(0));
  592. else
  593. MI.insert(I, MCOperand::createReg(ARM::CPSR));
  594. return S;
  595. }
  596. // Thumb VFP instructions are a special case. Because we share their
  597. // encodings between ARM and Thumb modes, and they are predicable in ARM
  598. // mode, the auto-generated decoder will give them an (incorrect)
  599. // predicate operand. We need to rewrite these operands based on the IT
  600. // context as a post-pass.
  601. void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
  602. unsigned CC;
  603. CC = ITBlock.getITCC();
  604. if (ITBlock.instrInITBlock())
  605. ITBlock.advanceITState();
  606. const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
  607. MCInst::iterator I = MI.begin();
  608. unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
  609. for (unsigned i = 0; i < NumOps; ++i, ++I) {
  610. if (OpInfo[i].isPredicate() ) {
  611. I->setImm(CC);
  612. ++I;
  613. if (CC == ARMCC::AL)
  614. I->setReg(0);
  615. else
  616. I->setReg(ARM::CPSR);
  617. return;
  618. }
  619. }
  620. }
  621. DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
  622. ArrayRef<uint8_t> Bytes,
  623. uint64_t Address,
  624. raw_ostream &OS,
  625. raw_ostream &CS) const {
  626. CommentStream = &CS;
  627. assert(STI.getFeatureBits()[ARM::ModeThumb] &&
  628. "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
  629. // We want to read exactly 2 bytes of data.
  630. if (Bytes.size() < 2) {
  631. Size = 0;
  632. return MCDisassembler::Fail;
  633. }
  634. uint16_t Insn16 = (Bytes[1] << 8) | Bytes[0];
  635. DecodeStatus Result =
  636. decodeInstruction(DecoderTableThumb16, MI, Insn16, Address, this, STI);
  637. if (Result != MCDisassembler::Fail) {
  638. Size = 2;
  639. Check(Result, AddThumbPredicate(MI));
  640. return Result;
  641. }
  642. Result = decodeInstruction(DecoderTableThumbSBit16, MI, Insn16, Address, this,
  643. STI);
  644. if (Result) {
  645. Size = 2;
  646. bool InITBlock = ITBlock.instrInITBlock();
  647. Check(Result, AddThumbPredicate(MI));
  648. AddThumb1SBit(MI, InITBlock);
  649. return Result;
  650. }
  651. Result =
  652. decodeInstruction(DecoderTableThumb216, MI, Insn16, Address, this, STI);
  653. if (Result != MCDisassembler::Fail) {
  654. Size = 2;
  655. // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
  656. // the Thumb predicate.
  657. if (MI.getOpcode() == ARM::t2IT && ITBlock.instrInITBlock())
  658. Result = MCDisassembler::SoftFail;
  659. Check(Result, AddThumbPredicate(MI));
  660. // If we find an IT instruction, we need to parse its condition
  661. // code and mask operands so that we can apply them correctly
  662. // to the subsequent instructions.
  663. if (MI.getOpcode() == ARM::t2IT) {
  664. unsigned Firstcond = MI.getOperand(0).getImm();
  665. unsigned Mask = MI.getOperand(1).getImm();
  666. ITBlock.setITState(Firstcond, Mask);
  667. }
  668. return Result;
  669. }
  670. // We want to read exactly 4 bytes of data.
  671. if (Bytes.size() < 4) {
  672. Size = 0;
  673. return MCDisassembler::Fail;
  674. }
  675. uint32_t Insn32 =
  676. (Bytes[3] << 8) | (Bytes[2] << 0) | (Bytes[1] << 24) | (Bytes[0] << 16);
  677. Result =
  678. decodeInstruction(DecoderTableThumb32, MI, Insn32, Address, this, STI);
  679. if (Result != MCDisassembler::Fail) {
  680. Size = 4;
  681. bool InITBlock = ITBlock.instrInITBlock();
  682. Check(Result, AddThumbPredicate(MI));
  683. AddThumb1SBit(MI, InITBlock);
  684. return Result;
  685. }
  686. Result =
  687. decodeInstruction(DecoderTableThumb232, MI, Insn32, Address, this, STI);
  688. if (Result != MCDisassembler::Fail) {
  689. Size = 4;
  690. Check(Result, AddThumbPredicate(MI));
  691. return Result;
  692. }
  693. if (fieldFromInstruction(Insn32, 28, 4) == 0xE) {
  694. Result =
  695. decodeInstruction(DecoderTableVFP32, MI, Insn32, Address, this, STI);
  696. if (Result != MCDisassembler::Fail) {
  697. Size = 4;
  698. UpdateThumbVFPPredicate(MI);
  699. return Result;
  700. }
  701. }
  702. Result =
  703. decodeInstruction(DecoderTableVFPV832, MI, Insn32, Address, this, STI);
  704. if (Result != MCDisassembler::Fail) {
  705. Size = 4;
  706. return Result;
  707. }
  708. if (fieldFromInstruction(Insn32, 28, 4) == 0xE) {
  709. Result = decodeInstruction(DecoderTableNEONDup32, MI, Insn32, Address, this,
  710. STI);
  711. if (Result != MCDisassembler::Fail) {
  712. Size = 4;
  713. Check(Result, AddThumbPredicate(MI));
  714. return Result;
  715. }
  716. }
  717. if (fieldFromInstruction(Insn32, 24, 8) == 0xF9) {
  718. uint32_t NEONLdStInsn = Insn32;
  719. NEONLdStInsn &= 0xF0FFFFFF;
  720. NEONLdStInsn |= 0x04000000;
  721. Result = decodeInstruction(DecoderTableNEONLoadStore32, MI, NEONLdStInsn,
  722. Address, this, STI);
  723. if (Result != MCDisassembler::Fail) {
  724. Size = 4;
  725. Check(Result, AddThumbPredicate(MI));
  726. return Result;
  727. }
  728. }
  729. if (fieldFromInstruction(Insn32, 24, 4) == 0xF) {
  730. uint32_t NEONDataInsn = Insn32;
  731. NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
  732. NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
  733. NEONDataInsn |= 0x12000000; // Set bits 28 and 25
  734. Result = decodeInstruction(DecoderTableNEONData32, MI, NEONDataInsn,
  735. Address, this, STI);
  736. if (Result != MCDisassembler::Fail) {
  737. Size = 4;
  738. Check(Result, AddThumbPredicate(MI));
  739. return Result;
  740. }
  741. uint32_t NEONCryptoInsn = Insn32;
  742. NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
  743. NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
  744. NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
  745. Result = decodeInstruction(DecoderTablev8Crypto32, MI, NEONCryptoInsn,
  746. Address, this, STI);
  747. if (Result != MCDisassembler::Fail) {
  748. Size = 4;
  749. return Result;
  750. }
  751. uint32_t NEONv8Insn = Insn32;
  752. NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
  753. Result = decodeInstruction(DecoderTablev8NEON32, MI, NEONv8Insn, Address,
  754. this, STI);
  755. if (Result != MCDisassembler::Fail) {
  756. Size = 4;
  757. return Result;
  758. }
  759. }
  760. Result =
  761. decodeInstruction(DecoderTableThumb2CoProc32, MI, Insn32, Address, this, STI);
  762. if (Result != MCDisassembler::Fail) {
  763. Size = 4;
  764. Check(Result, AddThumbPredicate(MI));
  765. return Result;
  766. }
  767. Size = 0;
  768. return MCDisassembler::Fail;
  769. }
  770. extern "C" void LLVMInitializeARMDisassembler() {
  771. TargetRegistry::RegisterMCDisassembler(getTheARMLETarget(),
  772. createARMDisassembler);
  773. TargetRegistry::RegisterMCDisassembler(getTheARMBETarget(),
  774. createARMDisassembler);
  775. TargetRegistry::RegisterMCDisassembler(getTheThumbLETarget(),
  776. createThumbDisassembler);
  777. TargetRegistry::RegisterMCDisassembler(getTheThumbBETarget(),
  778. createThumbDisassembler);
  779. }
  780. static const uint16_t GPRDecoderTable[] = {
  781. ARM::R0, ARM::R1, ARM::R2, ARM::R3,
  782. ARM::R4, ARM::R5, ARM::R6, ARM::R7,
  783. ARM::R8, ARM::R9, ARM::R10, ARM::R11,
  784. ARM::R12, ARM::SP, ARM::LR, ARM::PC
  785. };
  786. static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  787. uint64_t Address, const void *Decoder) {
  788. if (RegNo > 15)
  789. return MCDisassembler::Fail;
  790. unsigned Register = GPRDecoderTable[RegNo];
  791. Inst.addOperand(MCOperand::createReg(Register));
  792. return MCDisassembler::Success;
  793. }
  794. static DecodeStatus
  795. DecodeGPRnopcRegisterClass(MCInst &Inst, unsigned RegNo,
  796. uint64_t Address, const void *Decoder) {
  797. DecodeStatus S = MCDisassembler::Success;
  798. if (RegNo == 15)
  799. S = MCDisassembler::SoftFail;
  800. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  801. return S;
  802. }
  803. static DecodeStatus
  804. DecodeGPRwithAPSRRegisterClass(MCInst &Inst, unsigned RegNo,
  805. uint64_t Address, const void *Decoder) {
  806. DecodeStatus S = MCDisassembler::Success;
  807. if (RegNo == 15)
  808. {
  809. Inst.addOperand(MCOperand::createReg(ARM::APSR_NZCV));
  810. return MCDisassembler::Success;
  811. }
  812. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  813. return S;
  814. }
  815. static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  816. uint64_t Address, const void *Decoder) {
  817. if (RegNo > 7)
  818. return MCDisassembler::Fail;
  819. return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
  820. }
  821. static const uint16_t GPRPairDecoderTable[] = {
  822. ARM::R0_R1, ARM::R2_R3, ARM::R4_R5, ARM::R6_R7,
  823. ARM::R8_R9, ARM::R10_R11, ARM::R12_SP
  824. };
  825. static DecodeStatus DecodeGPRPairRegisterClass(MCInst &Inst, unsigned RegNo,
  826. uint64_t Address, const void *Decoder) {
  827. DecodeStatus S = MCDisassembler::Success;
  828. if (RegNo > 13)
  829. return MCDisassembler::Fail;
  830. if ((RegNo & 1) || RegNo == 0xe)
  831. S = MCDisassembler::SoftFail;
  832. unsigned RegisterPair = GPRPairDecoderTable[RegNo/2];
  833. Inst.addOperand(MCOperand::createReg(RegisterPair));
  834. return S;
  835. }
  836. static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  837. uint64_t Address, const void *Decoder) {
  838. unsigned Register = 0;
  839. switch (RegNo) {
  840. case 0:
  841. Register = ARM::R0;
  842. break;
  843. case 1:
  844. Register = ARM::R1;
  845. break;
  846. case 2:
  847. Register = ARM::R2;
  848. break;
  849. case 3:
  850. Register = ARM::R3;
  851. break;
  852. case 9:
  853. Register = ARM::R9;
  854. break;
  855. case 12:
  856. Register = ARM::R12;
  857. break;
  858. default:
  859. return MCDisassembler::Fail;
  860. }
  861. Inst.addOperand(MCOperand::createReg(Register));
  862. return MCDisassembler::Success;
  863. }
  864. static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
  865. uint64_t Address, const void *Decoder) {
  866. DecodeStatus S = MCDisassembler::Success;
  867. const FeatureBitset &featureBits =
  868. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  869. if ((RegNo == 13 && !featureBits[ARM::HasV8Ops]) || RegNo == 15)
  870. S = MCDisassembler::SoftFail;
  871. Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
  872. return S;
  873. }
  874. static const uint16_t SPRDecoderTable[] = {
  875. ARM::S0, ARM::S1, ARM::S2, ARM::S3,
  876. ARM::S4, ARM::S5, ARM::S6, ARM::S7,
  877. ARM::S8, ARM::S9, ARM::S10, ARM::S11,
  878. ARM::S12, ARM::S13, ARM::S14, ARM::S15,
  879. ARM::S16, ARM::S17, ARM::S18, ARM::S19,
  880. ARM::S20, ARM::S21, ARM::S22, ARM::S23,
  881. ARM::S24, ARM::S25, ARM::S26, ARM::S27,
  882. ARM::S28, ARM::S29, ARM::S30, ARM::S31
  883. };
  884. static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
  885. uint64_t Address, const void *Decoder) {
  886. if (RegNo > 31)
  887. return MCDisassembler::Fail;
  888. unsigned Register = SPRDecoderTable[RegNo];
  889. Inst.addOperand(MCOperand::createReg(Register));
  890. return MCDisassembler::Success;
  891. }
  892. static const uint16_t DPRDecoderTable[] = {
  893. ARM::D0, ARM::D1, ARM::D2, ARM::D3,
  894. ARM::D4, ARM::D5, ARM::D6, ARM::D7,
  895. ARM::D8, ARM::D9, ARM::D10, ARM::D11,
  896. ARM::D12, ARM::D13, ARM::D14, ARM::D15,
  897. ARM::D16, ARM::D17, ARM::D18, ARM::D19,
  898. ARM::D20, ARM::D21, ARM::D22, ARM::D23,
  899. ARM::D24, ARM::D25, ARM::D26, ARM::D27,
  900. ARM::D28, ARM::D29, ARM::D30, ARM::D31
  901. };
  902. static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
  903. uint64_t Address, const void *Decoder) {
  904. const FeatureBitset &featureBits =
  905. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  906. bool hasD16 = featureBits[ARM::FeatureD16];
  907. if (RegNo > 31 || (hasD16 && RegNo > 15))
  908. return MCDisassembler::Fail;
  909. unsigned Register = DPRDecoderTable[RegNo];
  910. Inst.addOperand(MCOperand::createReg(Register));
  911. return MCDisassembler::Success;
  912. }
  913. static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
  914. uint64_t Address, const void *Decoder) {
  915. if (RegNo > 7)
  916. return MCDisassembler::Fail;
  917. return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
  918. }
  919. static DecodeStatus
  920. DecodeDPR_VFP2RegisterClass(MCInst &Inst, unsigned RegNo,
  921. uint64_t Address, const void *Decoder) {
  922. if (RegNo > 15)
  923. return MCDisassembler::Fail;
  924. return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
  925. }
  926. static const uint16_t QPRDecoderTable[] = {
  927. ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
  928. ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
  929. ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
  930. ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
  931. };
  932. static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
  933. uint64_t Address, const void *Decoder) {
  934. if (RegNo > 31 || (RegNo & 1) != 0)
  935. return MCDisassembler::Fail;
  936. RegNo >>= 1;
  937. unsigned Register = QPRDecoderTable[RegNo];
  938. Inst.addOperand(MCOperand::createReg(Register));
  939. return MCDisassembler::Success;
  940. }
  941. static const uint16_t DPairDecoderTable[] = {
  942. ARM::Q0, ARM::D1_D2, ARM::Q1, ARM::D3_D4, ARM::Q2, ARM::D5_D6,
  943. ARM::Q3, ARM::D7_D8, ARM::Q4, ARM::D9_D10, ARM::Q5, ARM::D11_D12,
  944. ARM::Q6, ARM::D13_D14, ARM::Q7, ARM::D15_D16, ARM::Q8, ARM::D17_D18,
  945. ARM::Q9, ARM::D19_D20, ARM::Q10, ARM::D21_D22, ARM::Q11, ARM::D23_D24,
  946. ARM::Q12, ARM::D25_D26, ARM::Q13, ARM::D27_D28, ARM::Q14, ARM::D29_D30,
  947. ARM::Q15
  948. };
  949. static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
  950. uint64_t Address, const void *Decoder) {
  951. if (RegNo > 30)
  952. return MCDisassembler::Fail;
  953. unsigned Register = DPairDecoderTable[RegNo];
  954. Inst.addOperand(MCOperand::createReg(Register));
  955. return MCDisassembler::Success;
  956. }
  957. static const uint16_t DPairSpacedDecoderTable[] = {
  958. ARM::D0_D2, ARM::D1_D3, ARM::D2_D4, ARM::D3_D5,
  959. ARM::D4_D6, ARM::D5_D7, ARM::D6_D8, ARM::D7_D9,
  960. ARM::D8_D10, ARM::D9_D11, ARM::D10_D12, ARM::D11_D13,
  961. ARM::D12_D14, ARM::D13_D15, ARM::D14_D16, ARM::D15_D17,
  962. ARM::D16_D18, ARM::D17_D19, ARM::D18_D20, ARM::D19_D21,
  963. ARM::D20_D22, ARM::D21_D23, ARM::D22_D24, ARM::D23_D25,
  964. ARM::D24_D26, ARM::D25_D27, ARM::D26_D28, ARM::D27_D29,
  965. ARM::D28_D30, ARM::D29_D31
  966. };
  967. static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst,
  968. unsigned RegNo,
  969. uint64_t Address,
  970. const void *Decoder) {
  971. if (RegNo > 29)
  972. return MCDisassembler::Fail;
  973. unsigned Register = DPairSpacedDecoderTable[RegNo];
  974. Inst.addOperand(MCOperand::createReg(Register));
  975. return MCDisassembler::Success;
  976. }
  977. static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
  978. uint64_t Address, const void *Decoder) {
  979. if (Val == 0xF) return MCDisassembler::Fail;
  980. // AL predicate is not allowed on Thumb1 branches.
  981. if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
  982. return MCDisassembler::Fail;
  983. Inst.addOperand(MCOperand::createImm(Val));
  984. if (Val == ARMCC::AL) {
  985. Inst.addOperand(MCOperand::createReg(0));
  986. } else
  987. Inst.addOperand(MCOperand::createReg(ARM::CPSR));
  988. return MCDisassembler::Success;
  989. }
  990. static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
  991. uint64_t Address, const void *Decoder) {
  992. if (Val)
  993. Inst.addOperand(MCOperand::createReg(ARM::CPSR));
  994. else
  995. Inst.addOperand(MCOperand::createReg(0));
  996. return MCDisassembler::Success;
  997. }
  998. static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Val,
  999. uint64_t Address, const void *Decoder) {
  1000. DecodeStatus S = MCDisassembler::Success;
  1001. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  1002. unsigned type = fieldFromInstruction(Val, 5, 2);
  1003. unsigned imm = fieldFromInstruction(Val, 7, 5);
  1004. // Register-immediate
  1005. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1006. return MCDisassembler::Fail;
  1007. ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
  1008. switch (type) {
  1009. case 0:
  1010. Shift = ARM_AM::lsl;
  1011. break;
  1012. case 1:
  1013. Shift = ARM_AM::lsr;
  1014. break;
  1015. case 2:
  1016. Shift = ARM_AM::asr;
  1017. break;
  1018. case 3:
  1019. Shift = ARM_AM::ror;
  1020. break;
  1021. }
  1022. if (Shift == ARM_AM::ror && imm == 0)
  1023. Shift = ARM_AM::rrx;
  1024. unsigned Op = Shift | (imm << 3);
  1025. Inst.addOperand(MCOperand::createImm(Op));
  1026. return S;
  1027. }
  1028. static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Val,
  1029. uint64_t Address, const void *Decoder) {
  1030. DecodeStatus S = MCDisassembler::Success;
  1031. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  1032. unsigned type = fieldFromInstruction(Val, 5, 2);
  1033. unsigned Rs = fieldFromInstruction(Val, 8, 4);
  1034. // Register-register
  1035. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1036. return MCDisassembler::Fail;
  1037. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
  1038. return MCDisassembler::Fail;
  1039. ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
  1040. switch (type) {
  1041. case 0:
  1042. Shift = ARM_AM::lsl;
  1043. break;
  1044. case 1:
  1045. Shift = ARM_AM::lsr;
  1046. break;
  1047. case 2:
  1048. Shift = ARM_AM::asr;
  1049. break;
  1050. case 3:
  1051. Shift = ARM_AM::ror;
  1052. break;
  1053. }
  1054. Inst.addOperand(MCOperand::createImm(Shift));
  1055. return S;
  1056. }
  1057. static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
  1058. uint64_t Address, const void *Decoder) {
  1059. DecodeStatus S = MCDisassembler::Success;
  1060. bool NeedDisjointWriteback = false;
  1061. unsigned WritebackReg = 0;
  1062. switch (Inst.getOpcode()) {
  1063. default:
  1064. break;
  1065. case ARM::LDMIA_UPD:
  1066. case ARM::LDMDB_UPD:
  1067. case ARM::LDMIB_UPD:
  1068. case ARM::LDMDA_UPD:
  1069. case ARM::t2LDMIA_UPD:
  1070. case ARM::t2LDMDB_UPD:
  1071. case ARM::t2STMIA_UPD:
  1072. case ARM::t2STMDB_UPD:
  1073. NeedDisjointWriteback = true;
  1074. WritebackReg = Inst.getOperand(0).getReg();
  1075. break;
  1076. }
  1077. // Empty register lists are not allowed.
  1078. if (Val == 0) return MCDisassembler::Fail;
  1079. for (unsigned i = 0; i < 16; ++i) {
  1080. if (Val & (1 << i)) {
  1081. if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
  1082. return MCDisassembler::Fail;
  1083. // Writeback not allowed if Rn is in the target list.
  1084. if (NeedDisjointWriteback && WritebackReg == Inst.end()[-1].getReg())
  1085. Check(S, MCDisassembler::SoftFail);
  1086. }
  1087. }
  1088. return S;
  1089. }
  1090. static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
  1091. uint64_t Address, const void *Decoder) {
  1092. DecodeStatus S = MCDisassembler::Success;
  1093. unsigned Vd = fieldFromInstruction(Val, 8, 5);
  1094. unsigned regs = fieldFromInstruction(Val, 0, 8);
  1095. // In case of unpredictable encoding, tweak the operands.
  1096. if (regs == 0 || (Vd + regs) > 32) {
  1097. regs = Vd + regs > 32 ? 32 - Vd : regs;
  1098. regs = std::max( 1u, regs);
  1099. S = MCDisassembler::SoftFail;
  1100. }
  1101. if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
  1102. return MCDisassembler::Fail;
  1103. for (unsigned i = 0; i < (regs - 1); ++i) {
  1104. if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
  1105. return MCDisassembler::Fail;
  1106. }
  1107. return S;
  1108. }
  1109. static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
  1110. uint64_t Address, const void *Decoder) {
  1111. DecodeStatus S = MCDisassembler::Success;
  1112. unsigned Vd = fieldFromInstruction(Val, 8, 5);
  1113. unsigned regs = fieldFromInstruction(Val, 1, 7);
  1114. // In case of unpredictable encoding, tweak the operands.
  1115. if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
  1116. regs = Vd + regs > 32 ? 32 - Vd : regs;
  1117. regs = std::max( 1u, regs);
  1118. regs = std::min(16u, regs);
  1119. S = MCDisassembler::SoftFail;
  1120. }
  1121. if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
  1122. return MCDisassembler::Fail;
  1123. for (unsigned i = 0; i < (regs - 1); ++i) {
  1124. if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
  1125. return MCDisassembler::Fail;
  1126. }
  1127. return S;
  1128. }
  1129. static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Val,
  1130. uint64_t Address, const void *Decoder) {
  1131. // This operand encodes a mask of contiguous zeros between a specified MSB
  1132. // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
  1133. // the mask of all bits LSB-and-lower, and then xor them to create
  1134. // the mask of that's all ones on [msb, lsb]. Finally we not it to
  1135. // create the final mask.
  1136. unsigned msb = fieldFromInstruction(Val, 5, 5);
  1137. unsigned lsb = fieldFromInstruction(Val, 0, 5);
  1138. DecodeStatus S = MCDisassembler::Success;
  1139. if (lsb > msb) {
  1140. Check(S, MCDisassembler::SoftFail);
  1141. // The check above will cause the warning for the "potentially undefined
  1142. // instruction encoding" but we can't build a bad MCOperand value here
  1143. // with a lsb > msb or else printing the MCInst will cause a crash.
  1144. lsb = msb;
  1145. }
  1146. uint32_t msb_mask = 0xFFFFFFFF;
  1147. if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
  1148. uint32_t lsb_mask = (1U << lsb) - 1;
  1149. Inst.addOperand(MCOperand::createImm(~(msb_mask ^ lsb_mask)));
  1150. return S;
  1151. }
  1152. static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
  1153. uint64_t Address, const void *Decoder) {
  1154. DecodeStatus S = MCDisassembler::Success;
  1155. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1156. unsigned CRd = fieldFromInstruction(Insn, 12, 4);
  1157. unsigned coproc = fieldFromInstruction(Insn, 8, 4);
  1158. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  1159. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1160. unsigned U = fieldFromInstruction(Insn, 23, 1);
  1161. switch (Inst.getOpcode()) {
  1162. case ARM::LDC_OFFSET:
  1163. case ARM::LDC_PRE:
  1164. case ARM::LDC_POST:
  1165. case ARM::LDC_OPTION:
  1166. case ARM::LDCL_OFFSET:
  1167. case ARM::LDCL_PRE:
  1168. case ARM::LDCL_POST:
  1169. case ARM::LDCL_OPTION:
  1170. case ARM::STC_OFFSET:
  1171. case ARM::STC_PRE:
  1172. case ARM::STC_POST:
  1173. case ARM::STC_OPTION:
  1174. case ARM::STCL_OFFSET:
  1175. case ARM::STCL_PRE:
  1176. case ARM::STCL_POST:
  1177. case ARM::STCL_OPTION:
  1178. case ARM::t2LDC_OFFSET:
  1179. case ARM::t2LDC_PRE:
  1180. case ARM::t2LDC_POST:
  1181. case ARM::t2LDC_OPTION:
  1182. case ARM::t2LDCL_OFFSET:
  1183. case ARM::t2LDCL_PRE:
  1184. case ARM::t2LDCL_POST:
  1185. case ARM::t2LDCL_OPTION:
  1186. case ARM::t2STC_OFFSET:
  1187. case ARM::t2STC_PRE:
  1188. case ARM::t2STC_POST:
  1189. case ARM::t2STC_OPTION:
  1190. case ARM::t2STCL_OFFSET:
  1191. case ARM::t2STCL_PRE:
  1192. case ARM::t2STCL_POST:
  1193. case ARM::t2STCL_OPTION:
  1194. if (coproc == 0xA || coproc == 0xB)
  1195. return MCDisassembler::Fail;
  1196. break;
  1197. default:
  1198. break;
  1199. }
  1200. const FeatureBitset &featureBits =
  1201. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  1202. if (featureBits[ARM::HasV8Ops] && (coproc != 14))
  1203. return MCDisassembler::Fail;
  1204. Inst.addOperand(MCOperand::createImm(coproc));
  1205. Inst.addOperand(MCOperand::createImm(CRd));
  1206. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1207. return MCDisassembler::Fail;
  1208. switch (Inst.getOpcode()) {
  1209. case ARM::t2LDC2_OFFSET:
  1210. case ARM::t2LDC2L_OFFSET:
  1211. case ARM::t2LDC2_PRE:
  1212. case ARM::t2LDC2L_PRE:
  1213. case ARM::t2STC2_OFFSET:
  1214. case ARM::t2STC2L_OFFSET:
  1215. case ARM::t2STC2_PRE:
  1216. case ARM::t2STC2L_PRE:
  1217. case ARM::LDC2_OFFSET:
  1218. case ARM::LDC2L_OFFSET:
  1219. case ARM::LDC2_PRE:
  1220. case ARM::LDC2L_PRE:
  1221. case ARM::STC2_OFFSET:
  1222. case ARM::STC2L_OFFSET:
  1223. case ARM::STC2_PRE:
  1224. case ARM::STC2L_PRE:
  1225. case ARM::t2LDC_OFFSET:
  1226. case ARM::t2LDCL_OFFSET:
  1227. case ARM::t2LDC_PRE:
  1228. case ARM::t2LDCL_PRE:
  1229. case ARM::t2STC_OFFSET:
  1230. case ARM::t2STCL_OFFSET:
  1231. case ARM::t2STC_PRE:
  1232. case ARM::t2STCL_PRE:
  1233. case ARM::LDC_OFFSET:
  1234. case ARM::LDCL_OFFSET:
  1235. case ARM::LDC_PRE:
  1236. case ARM::LDCL_PRE:
  1237. case ARM::STC_OFFSET:
  1238. case ARM::STCL_OFFSET:
  1239. case ARM::STC_PRE:
  1240. case ARM::STCL_PRE:
  1241. imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
  1242. Inst.addOperand(MCOperand::createImm(imm));
  1243. break;
  1244. case ARM::t2LDC2_POST:
  1245. case ARM::t2LDC2L_POST:
  1246. case ARM::t2STC2_POST:
  1247. case ARM::t2STC2L_POST:
  1248. case ARM::LDC2_POST:
  1249. case ARM::LDC2L_POST:
  1250. case ARM::STC2_POST:
  1251. case ARM::STC2L_POST:
  1252. case ARM::t2LDC_POST:
  1253. case ARM::t2LDCL_POST:
  1254. case ARM::t2STC_POST:
  1255. case ARM::t2STCL_POST:
  1256. case ARM::LDC_POST:
  1257. case ARM::LDCL_POST:
  1258. case ARM::STC_POST:
  1259. case ARM::STCL_POST:
  1260. imm |= U << 8;
  1261. LLVM_FALLTHROUGH;
  1262. default:
  1263. // The 'option' variant doesn't encode 'U' in the immediate since
  1264. // the immediate is unsigned [0,255].
  1265. Inst.addOperand(MCOperand::createImm(imm));
  1266. break;
  1267. }
  1268. switch (Inst.getOpcode()) {
  1269. case ARM::LDC_OFFSET:
  1270. case ARM::LDC_PRE:
  1271. case ARM::LDC_POST:
  1272. case ARM::LDC_OPTION:
  1273. case ARM::LDCL_OFFSET:
  1274. case ARM::LDCL_PRE:
  1275. case ARM::LDCL_POST:
  1276. case ARM::LDCL_OPTION:
  1277. case ARM::STC_OFFSET:
  1278. case ARM::STC_PRE:
  1279. case ARM::STC_POST:
  1280. case ARM::STC_OPTION:
  1281. case ARM::STCL_OFFSET:
  1282. case ARM::STCL_PRE:
  1283. case ARM::STCL_POST:
  1284. case ARM::STCL_OPTION:
  1285. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1286. return MCDisassembler::Fail;
  1287. break;
  1288. default:
  1289. break;
  1290. }
  1291. return S;
  1292. }
  1293. static DecodeStatus
  1294. DecodeAddrMode2IdxInstruction(MCInst &Inst, unsigned Insn,
  1295. uint64_t Address, const void *Decoder) {
  1296. DecodeStatus S = MCDisassembler::Success;
  1297. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1298. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  1299. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1300. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  1301. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1302. unsigned reg = fieldFromInstruction(Insn, 25, 1);
  1303. unsigned P = fieldFromInstruction(Insn, 24, 1);
  1304. unsigned W = fieldFromInstruction(Insn, 21, 1);
  1305. // On stores, the writeback operand precedes Rt.
  1306. switch (Inst.getOpcode()) {
  1307. case ARM::STR_POST_IMM:
  1308. case ARM::STR_POST_REG:
  1309. case ARM::STRB_POST_IMM:
  1310. case ARM::STRB_POST_REG:
  1311. case ARM::STRT_POST_REG:
  1312. case ARM::STRT_POST_IMM:
  1313. case ARM::STRBT_POST_REG:
  1314. case ARM::STRBT_POST_IMM:
  1315. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1316. return MCDisassembler::Fail;
  1317. break;
  1318. default:
  1319. break;
  1320. }
  1321. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  1322. return MCDisassembler::Fail;
  1323. // On loads, the writeback operand comes after Rt.
  1324. switch (Inst.getOpcode()) {
  1325. case ARM::LDR_POST_IMM:
  1326. case ARM::LDR_POST_REG:
  1327. case ARM::LDRB_POST_IMM:
  1328. case ARM::LDRB_POST_REG:
  1329. case ARM::LDRBT_POST_REG:
  1330. case ARM::LDRBT_POST_IMM:
  1331. case ARM::LDRT_POST_REG:
  1332. case ARM::LDRT_POST_IMM:
  1333. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1334. return MCDisassembler::Fail;
  1335. break;
  1336. default:
  1337. break;
  1338. }
  1339. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1340. return MCDisassembler::Fail;
  1341. ARM_AM::AddrOpc Op = ARM_AM::add;
  1342. if (!fieldFromInstruction(Insn, 23, 1))
  1343. Op = ARM_AM::sub;
  1344. bool writeback = (P == 0) || (W == 1);
  1345. unsigned idx_mode = 0;
  1346. if (P && writeback)
  1347. idx_mode = ARMII::IndexModePre;
  1348. else if (!P && writeback)
  1349. idx_mode = ARMII::IndexModePost;
  1350. if (writeback && (Rn == 15 || Rn == Rt))
  1351. S = MCDisassembler::SoftFail; // UNPREDICTABLE
  1352. if (reg) {
  1353. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1354. return MCDisassembler::Fail;
  1355. ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
  1356. switch( fieldFromInstruction(Insn, 5, 2)) {
  1357. case 0:
  1358. Opc = ARM_AM::lsl;
  1359. break;
  1360. case 1:
  1361. Opc = ARM_AM::lsr;
  1362. break;
  1363. case 2:
  1364. Opc = ARM_AM::asr;
  1365. break;
  1366. case 3:
  1367. Opc = ARM_AM::ror;
  1368. break;
  1369. default:
  1370. return MCDisassembler::Fail;
  1371. }
  1372. unsigned amt = fieldFromInstruction(Insn, 7, 5);
  1373. if (Opc == ARM_AM::ror && amt == 0)
  1374. Opc = ARM_AM::rrx;
  1375. unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
  1376. Inst.addOperand(MCOperand::createImm(imm));
  1377. } else {
  1378. Inst.addOperand(MCOperand::createReg(0));
  1379. unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
  1380. Inst.addOperand(MCOperand::createImm(tmp));
  1381. }
  1382. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1383. return MCDisassembler::Fail;
  1384. return S;
  1385. }
  1386. static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Val,
  1387. uint64_t Address, const void *Decoder) {
  1388. DecodeStatus S = MCDisassembler::Success;
  1389. unsigned Rn = fieldFromInstruction(Val, 13, 4);
  1390. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  1391. unsigned type = fieldFromInstruction(Val, 5, 2);
  1392. unsigned imm = fieldFromInstruction(Val, 7, 5);
  1393. unsigned U = fieldFromInstruction(Val, 12, 1);
  1394. ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
  1395. switch (type) {
  1396. case 0:
  1397. ShOp = ARM_AM::lsl;
  1398. break;
  1399. case 1:
  1400. ShOp = ARM_AM::lsr;
  1401. break;
  1402. case 2:
  1403. ShOp = ARM_AM::asr;
  1404. break;
  1405. case 3:
  1406. ShOp = ARM_AM::ror;
  1407. break;
  1408. }
  1409. if (ShOp == ARM_AM::ror && imm == 0)
  1410. ShOp = ARM_AM::rrx;
  1411. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1412. return MCDisassembler::Fail;
  1413. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1414. return MCDisassembler::Fail;
  1415. unsigned shift;
  1416. if (U)
  1417. shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
  1418. else
  1419. shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
  1420. Inst.addOperand(MCOperand::createImm(shift));
  1421. return S;
  1422. }
  1423. static DecodeStatus
  1424. DecodeAddrMode3Instruction(MCInst &Inst, unsigned Insn,
  1425. uint64_t Address, const void *Decoder) {
  1426. DecodeStatus S = MCDisassembler::Success;
  1427. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  1428. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1429. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1430. unsigned type = fieldFromInstruction(Insn, 22, 1);
  1431. unsigned imm = fieldFromInstruction(Insn, 8, 4);
  1432. unsigned U = ((~fieldFromInstruction(Insn, 23, 1)) & 1) << 8;
  1433. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1434. unsigned W = fieldFromInstruction(Insn, 21, 1);
  1435. unsigned P = fieldFromInstruction(Insn, 24, 1);
  1436. unsigned Rt2 = Rt + 1;
  1437. bool writeback = (W == 1) | (P == 0);
  1438. // For {LD,ST}RD, Rt must be even, else undefined.
  1439. switch (Inst.getOpcode()) {
  1440. case ARM::STRD:
  1441. case ARM::STRD_PRE:
  1442. case ARM::STRD_POST:
  1443. case ARM::LDRD:
  1444. case ARM::LDRD_PRE:
  1445. case ARM::LDRD_POST:
  1446. if (Rt & 0x1) S = MCDisassembler::SoftFail;
  1447. break;
  1448. default:
  1449. break;
  1450. }
  1451. switch (Inst.getOpcode()) {
  1452. case ARM::STRD:
  1453. case ARM::STRD_PRE:
  1454. case ARM::STRD_POST:
  1455. if (P == 0 && W == 1)
  1456. S = MCDisassembler::SoftFail;
  1457. if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
  1458. S = MCDisassembler::SoftFail;
  1459. if (type && Rm == 15)
  1460. S = MCDisassembler::SoftFail;
  1461. if (Rt2 == 15)
  1462. S = MCDisassembler::SoftFail;
  1463. if (!type && fieldFromInstruction(Insn, 8, 4))
  1464. S = MCDisassembler::SoftFail;
  1465. break;
  1466. case ARM::STRH:
  1467. case ARM::STRH_PRE:
  1468. case ARM::STRH_POST:
  1469. if (Rt == 15)
  1470. S = MCDisassembler::SoftFail;
  1471. if (writeback && (Rn == 15 || Rn == Rt))
  1472. S = MCDisassembler::SoftFail;
  1473. if (!type && Rm == 15)
  1474. S = MCDisassembler::SoftFail;
  1475. break;
  1476. case ARM::LDRD:
  1477. case ARM::LDRD_PRE:
  1478. case ARM::LDRD_POST:
  1479. if (type && Rn == 15) {
  1480. if (Rt2 == 15)
  1481. S = MCDisassembler::SoftFail;
  1482. break;
  1483. }
  1484. if (P == 0 && W == 1)
  1485. S = MCDisassembler::SoftFail;
  1486. if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
  1487. S = MCDisassembler::SoftFail;
  1488. if (!type && writeback && Rn == 15)
  1489. S = MCDisassembler::SoftFail;
  1490. if (writeback && (Rn == Rt || Rn == Rt2))
  1491. S = MCDisassembler::SoftFail;
  1492. break;
  1493. case ARM::LDRH:
  1494. case ARM::LDRH_PRE:
  1495. case ARM::LDRH_POST:
  1496. if (type && Rn == 15) {
  1497. if (Rt == 15)
  1498. S = MCDisassembler::SoftFail;
  1499. break;
  1500. }
  1501. if (Rt == 15)
  1502. S = MCDisassembler::SoftFail;
  1503. if (!type && Rm == 15)
  1504. S = MCDisassembler::SoftFail;
  1505. if (!type && writeback && (Rn == 15 || Rn == Rt))
  1506. S = MCDisassembler::SoftFail;
  1507. break;
  1508. case ARM::LDRSH:
  1509. case ARM::LDRSH_PRE:
  1510. case ARM::LDRSH_POST:
  1511. case ARM::LDRSB:
  1512. case ARM::LDRSB_PRE:
  1513. case ARM::LDRSB_POST:
  1514. if (type && Rn == 15) {
  1515. if (Rt == 15)
  1516. S = MCDisassembler::SoftFail;
  1517. break;
  1518. }
  1519. if (type && (Rt == 15 || (writeback && Rn == Rt)))
  1520. S = MCDisassembler::SoftFail;
  1521. if (!type && (Rt == 15 || Rm == 15))
  1522. S = MCDisassembler::SoftFail;
  1523. if (!type && writeback && (Rn == 15 || Rn == Rt))
  1524. S = MCDisassembler::SoftFail;
  1525. break;
  1526. default:
  1527. break;
  1528. }
  1529. if (writeback) { // Writeback
  1530. if (P)
  1531. U |= ARMII::IndexModePre << 9;
  1532. else
  1533. U |= ARMII::IndexModePost << 9;
  1534. // On stores, the writeback operand precedes Rt.
  1535. switch (Inst.getOpcode()) {
  1536. case ARM::STRD:
  1537. case ARM::STRD_PRE:
  1538. case ARM::STRD_POST:
  1539. case ARM::STRH:
  1540. case ARM::STRH_PRE:
  1541. case ARM::STRH_POST:
  1542. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1543. return MCDisassembler::Fail;
  1544. break;
  1545. default:
  1546. break;
  1547. }
  1548. }
  1549. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  1550. return MCDisassembler::Fail;
  1551. switch (Inst.getOpcode()) {
  1552. case ARM::STRD:
  1553. case ARM::STRD_PRE:
  1554. case ARM::STRD_POST:
  1555. case ARM::LDRD:
  1556. case ARM::LDRD_PRE:
  1557. case ARM::LDRD_POST:
  1558. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
  1559. return MCDisassembler::Fail;
  1560. break;
  1561. default:
  1562. break;
  1563. }
  1564. if (writeback) {
  1565. // On loads, the writeback operand comes after Rt.
  1566. switch (Inst.getOpcode()) {
  1567. case ARM::LDRD:
  1568. case ARM::LDRD_PRE:
  1569. case ARM::LDRD_POST:
  1570. case ARM::LDRH:
  1571. case ARM::LDRH_PRE:
  1572. case ARM::LDRH_POST:
  1573. case ARM::LDRSH:
  1574. case ARM::LDRSH_PRE:
  1575. case ARM::LDRSH_POST:
  1576. case ARM::LDRSB:
  1577. case ARM::LDRSB_PRE:
  1578. case ARM::LDRSB_POST:
  1579. case ARM::LDRHTr:
  1580. case ARM::LDRSBTr:
  1581. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1582. return MCDisassembler::Fail;
  1583. break;
  1584. default:
  1585. break;
  1586. }
  1587. }
  1588. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1589. return MCDisassembler::Fail;
  1590. if (type) {
  1591. Inst.addOperand(MCOperand::createReg(0));
  1592. Inst.addOperand(MCOperand::createImm(U | (imm << 4) | Rm));
  1593. } else {
  1594. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1595. return MCDisassembler::Fail;
  1596. Inst.addOperand(MCOperand::createImm(U));
  1597. }
  1598. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1599. return MCDisassembler::Fail;
  1600. return S;
  1601. }
  1602. static DecodeStatus DecodeRFEInstruction(MCInst &Inst, unsigned Insn,
  1603. uint64_t Address, const void *Decoder) {
  1604. DecodeStatus S = MCDisassembler::Success;
  1605. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1606. unsigned mode = fieldFromInstruction(Insn, 23, 2);
  1607. switch (mode) {
  1608. case 0:
  1609. mode = ARM_AM::da;
  1610. break;
  1611. case 1:
  1612. mode = ARM_AM::ia;
  1613. break;
  1614. case 2:
  1615. mode = ARM_AM::db;
  1616. break;
  1617. case 3:
  1618. mode = ARM_AM::ib;
  1619. break;
  1620. }
  1621. Inst.addOperand(MCOperand::createImm(mode));
  1622. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1623. return MCDisassembler::Fail;
  1624. return S;
  1625. }
  1626. static DecodeStatus DecodeQADDInstruction(MCInst &Inst, unsigned Insn,
  1627. uint64_t Address, const void *Decoder) {
  1628. DecodeStatus S = MCDisassembler::Success;
  1629. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  1630. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1631. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1632. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1633. if (pred == 0xF)
  1634. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  1635. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  1636. return MCDisassembler::Fail;
  1637. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1638. return MCDisassembler::Fail;
  1639. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  1640. return MCDisassembler::Fail;
  1641. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1642. return MCDisassembler::Fail;
  1643. return S;
  1644. }
  1645. static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst &Inst,
  1646. unsigned Insn,
  1647. uint64_t Address, const void *Decoder) {
  1648. DecodeStatus S = MCDisassembler::Success;
  1649. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1650. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1651. unsigned reglist = fieldFromInstruction(Insn, 0, 16);
  1652. if (pred == 0xF) {
  1653. // Ambiguous with RFE and SRS
  1654. switch (Inst.getOpcode()) {
  1655. case ARM::LDMDA:
  1656. Inst.setOpcode(ARM::RFEDA);
  1657. break;
  1658. case ARM::LDMDA_UPD:
  1659. Inst.setOpcode(ARM::RFEDA_UPD);
  1660. break;
  1661. case ARM::LDMDB:
  1662. Inst.setOpcode(ARM::RFEDB);
  1663. break;
  1664. case ARM::LDMDB_UPD:
  1665. Inst.setOpcode(ARM::RFEDB_UPD);
  1666. break;
  1667. case ARM::LDMIA:
  1668. Inst.setOpcode(ARM::RFEIA);
  1669. break;
  1670. case ARM::LDMIA_UPD:
  1671. Inst.setOpcode(ARM::RFEIA_UPD);
  1672. break;
  1673. case ARM::LDMIB:
  1674. Inst.setOpcode(ARM::RFEIB);
  1675. break;
  1676. case ARM::LDMIB_UPD:
  1677. Inst.setOpcode(ARM::RFEIB_UPD);
  1678. break;
  1679. case ARM::STMDA:
  1680. Inst.setOpcode(ARM::SRSDA);
  1681. break;
  1682. case ARM::STMDA_UPD:
  1683. Inst.setOpcode(ARM::SRSDA_UPD);
  1684. break;
  1685. case ARM::STMDB:
  1686. Inst.setOpcode(ARM::SRSDB);
  1687. break;
  1688. case ARM::STMDB_UPD:
  1689. Inst.setOpcode(ARM::SRSDB_UPD);
  1690. break;
  1691. case ARM::STMIA:
  1692. Inst.setOpcode(ARM::SRSIA);
  1693. break;
  1694. case ARM::STMIA_UPD:
  1695. Inst.setOpcode(ARM::SRSIA_UPD);
  1696. break;
  1697. case ARM::STMIB:
  1698. Inst.setOpcode(ARM::SRSIB);
  1699. break;
  1700. case ARM::STMIB_UPD:
  1701. Inst.setOpcode(ARM::SRSIB_UPD);
  1702. break;
  1703. default:
  1704. return MCDisassembler::Fail;
  1705. }
  1706. // For stores (which become SRS's, the only operand is the mode.
  1707. if (fieldFromInstruction(Insn, 20, 1) == 0) {
  1708. // Check SRS encoding constraints
  1709. if (!(fieldFromInstruction(Insn, 22, 1) == 1 &&
  1710. fieldFromInstruction(Insn, 20, 1) == 0))
  1711. return MCDisassembler::Fail;
  1712. Inst.addOperand(
  1713. MCOperand::createImm(fieldFromInstruction(Insn, 0, 4)));
  1714. return S;
  1715. }
  1716. return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
  1717. }
  1718. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1719. return MCDisassembler::Fail;
  1720. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1721. return MCDisassembler::Fail; // Tied
  1722. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1723. return MCDisassembler::Fail;
  1724. if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
  1725. return MCDisassembler::Fail;
  1726. return S;
  1727. }
  1728. // Check for UNPREDICTABLE predicated ESB instruction
  1729. static DecodeStatus DecodeHINTInstruction(MCInst &Inst, unsigned Insn,
  1730. uint64_t Address, const void *Decoder) {
  1731. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1732. unsigned imm8 = fieldFromInstruction(Insn, 0, 8);
  1733. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  1734. const FeatureBitset &FeatureBits = Dis->getSubtargetInfo().getFeatureBits();
  1735. DecodeStatus S = MCDisassembler::Success;
  1736. Inst.addOperand(MCOperand::createImm(imm8));
  1737. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1738. return MCDisassembler::Fail;
  1739. // ESB is unpredictable if pred != AL. Without the RAS extension, it is a NOP,
  1740. // so all predicates should be allowed.
  1741. if (imm8 == 0x10 && pred != 0xe && ((FeatureBits[ARM::FeatureRAS]) != 0))
  1742. S = MCDisassembler::SoftFail;
  1743. return S;
  1744. }
  1745. static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
  1746. uint64_t Address, const void *Decoder) {
  1747. unsigned imod = fieldFromInstruction(Insn, 18, 2);
  1748. unsigned M = fieldFromInstruction(Insn, 17, 1);
  1749. unsigned iflags = fieldFromInstruction(Insn, 6, 3);
  1750. unsigned mode = fieldFromInstruction(Insn, 0, 5);
  1751. DecodeStatus S = MCDisassembler::Success;
  1752. // This decoder is called from multiple location that do not check
  1753. // the full encoding is valid before they do.
  1754. if (fieldFromInstruction(Insn, 5, 1) != 0 ||
  1755. fieldFromInstruction(Insn, 16, 1) != 0 ||
  1756. fieldFromInstruction(Insn, 20, 8) != 0x10)
  1757. return MCDisassembler::Fail;
  1758. // imod == '01' --> UNPREDICTABLE
  1759. // NOTE: Even though this is technically UNPREDICTABLE, we choose to
  1760. // return failure here. The '01' imod value is unprintable, so there's
  1761. // nothing useful we could do even if we returned UNPREDICTABLE.
  1762. if (imod == 1) return MCDisassembler::Fail;
  1763. if (imod && M) {
  1764. Inst.setOpcode(ARM::CPS3p);
  1765. Inst.addOperand(MCOperand::createImm(imod));
  1766. Inst.addOperand(MCOperand::createImm(iflags));
  1767. Inst.addOperand(MCOperand::createImm(mode));
  1768. } else if (imod && !M) {
  1769. Inst.setOpcode(ARM::CPS2p);
  1770. Inst.addOperand(MCOperand::createImm(imod));
  1771. Inst.addOperand(MCOperand::createImm(iflags));
  1772. if (mode) S = MCDisassembler::SoftFail;
  1773. } else if (!imod && M) {
  1774. Inst.setOpcode(ARM::CPS1p);
  1775. Inst.addOperand(MCOperand::createImm(mode));
  1776. if (iflags) S = MCDisassembler::SoftFail;
  1777. } else {
  1778. // imod == '00' && M == '0' --> UNPREDICTABLE
  1779. Inst.setOpcode(ARM::CPS1p);
  1780. Inst.addOperand(MCOperand::createImm(mode));
  1781. S = MCDisassembler::SoftFail;
  1782. }
  1783. return S;
  1784. }
  1785. static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
  1786. uint64_t Address, const void *Decoder) {
  1787. unsigned imod = fieldFromInstruction(Insn, 9, 2);
  1788. unsigned M = fieldFromInstruction(Insn, 8, 1);
  1789. unsigned iflags = fieldFromInstruction(Insn, 5, 3);
  1790. unsigned mode = fieldFromInstruction(Insn, 0, 5);
  1791. DecodeStatus S = MCDisassembler::Success;
  1792. // imod == '01' --> UNPREDICTABLE
  1793. // NOTE: Even though this is technically UNPREDICTABLE, we choose to
  1794. // return failure here. The '01' imod value is unprintable, so there's
  1795. // nothing useful we could do even if we returned UNPREDICTABLE.
  1796. if (imod == 1) return MCDisassembler::Fail;
  1797. if (imod && M) {
  1798. Inst.setOpcode(ARM::t2CPS3p);
  1799. Inst.addOperand(MCOperand::createImm(imod));
  1800. Inst.addOperand(MCOperand::createImm(iflags));
  1801. Inst.addOperand(MCOperand::createImm(mode));
  1802. } else if (imod && !M) {
  1803. Inst.setOpcode(ARM::t2CPS2p);
  1804. Inst.addOperand(MCOperand::createImm(imod));
  1805. Inst.addOperand(MCOperand::createImm(iflags));
  1806. if (mode) S = MCDisassembler::SoftFail;
  1807. } else if (!imod && M) {
  1808. Inst.setOpcode(ARM::t2CPS1p);
  1809. Inst.addOperand(MCOperand::createImm(mode));
  1810. if (iflags) S = MCDisassembler::SoftFail;
  1811. } else {
  1812. // imod == '00' && M == '0' --> this is a HINT instruction
  1813. int imm = fieldFromInstruction(Insn, 0, 8);
  1814. // HINT are defined only for immediate in [0..4]
  1815. if(imm > 4) return MCDisassembler::Fail;
  1816. Inst.setOpcode(ARM::t2HINT);
  1817. Inst.addOperand(MCOperand::createImm(imm));
  1818. }
  1819. return S;
  1820. }
  1821. static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn,
  1822. uint64_t Address, const void *Decoder) {
  1823. DecodeStatus S = MCDisassembler::Success;
  1824. unsigned Rd = fieldFromInstruction(Insn, 8, 4);
  1825. unsigned imm = 0;
  1826. imm |= (fieldFromInstruction(Insn, 0, 8) << 0);
  1827. imm |= (fieldFromInstruction(Insn, 12, 3) << 8);
  1828. imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
  1829. imm |= (fieldFromInstruction(Insn, 26, 1) << 11);
  1830. if (Inst.getOpcode() == ARM::t2MOVTi16)
  1831. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  1832. return MCDisassembler::Fail;
  1833. if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
  1834. return MCDisassembler::Fail;
  1835. if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
  1836. Inst.addOperand(MCOperand::createImm(imm));
  1837. return S;
  1838. }
  1839. static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn,
  1840. uint64_t Address, const void *Decoder) {
  1841. DecodeStatus S = MCDisassembler::Success;
  1842. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  1843. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1844. unsigned imm = 0;
  1845. imm |= (fieldFromInstruction(Insn, 0, 12) << 0);
  1846. imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
  1847. if (Inst.getOpcode() == ARM::MOVTi16)
  1848. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  1849. return MCDisassembler::Fail;
  1850. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  1851. return MCDisassembler::Fail;
  1852. if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
  1853. Inst.addOperand(MCOperand::createImm(imm));
  1854. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1855. return MCDisassembler::Fail;
  1856. return S;
  1857. }
  1858. static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
  1859. uint64_t Address, const void *Decoder) {
  1860. DecodeStatus S = MCDisassembler::Success;
  1861. unsigned Rd = fieldFromInstruction(Insn, 16, 4);
  1862. unsigned Rn = fieldFromInstruction(Insn, 0, 4);
  1863. unsigned Rm = fieldFromInstruction(Insn, 8, 4);
  1864. unsigned Ra = fieldFromInstruction(Insn, 12, 4);
  1865. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1866. if (pred == 0xF)
  1867. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  1868. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  1869. return MCDisassembler::Fail;
  1870. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  1871. return MCDisassembler::Fail;
  1872. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  1873. return MCDisassembler::Fail;
  1874. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
  1875. return MCDisassembler::Fail;
  1876. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  1877. return MCDisassembler::Fail;
  1878. return S;
  1879. }
  1880. static DecodeStatus DecodeTSTInstruction(MCInst &Inst, unsigned Insn,
  1881. uint64_t Address, const void *Decoder) {
  1882. DecodeStatus S = MCDisassembler::Success;
  1883. unsigned Pred = fieldFromInstruction(Insn, 28, 4);
  1884. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  1885. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  1886. if (Pred == 0xF)
  1887. return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
  1888. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1889. return MCDisassembler::Fail;
  1890. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  1891. return MCDisassembler::Fail;
  1892. if (!Check(S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
  1893. return MCDisassembler::Fail;
  1894. return S;
  1895. }
  1896. static DecodeStatus DecodeSETPANInstruction(MCInst &Inst, unsigned Insn,
  1897. uint64_t Address, const void *Decoder) {
  1898. DecodeStatus S = MCDisassembler::Success;
  1899. unsigned Imm = fieldFromInstruction(Insn, 9, 1);
  1900. const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
  1901. const FeatureBitset &FeatureBits = Dis->getSubtargetInfo().getFeatureBits();
  1902. if (!FeatureBits[ARM::HasV8_1aOps] ||
  1903. !FeatureBits[ARM::HasV8Ops])
  1904. return MCDisassembler::Fail;
  1905. // Decoder can be called from DecodeTST, which does not check the full
  1906. // encoding is valid.
  1907. if (fieldFromInstruction(Insn, 20,12) != 0xf11 ||
  1908. fieldFromInstruction(Insn, 4,4) != 0)
  1909. return MCDisassembler::Fail;
  1910. if (fieldFromInstruction(Insn, 10,10) != 0 ||
  1911. fieldFromInstruction(Insn, 0,4) != 0)
  1912. S = MCDisassembler::SoftFail;
  1913. Inst.setOpcode(ARM::SETPAN);
  1914. Inst.addOperand(MCOperand::createImm(Imm));
  1915. return S;
  1916. }
  1917. static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val,
  1918. uint64_t Address, const void *Decoder) {
  1919. DecodeStatus S = MCDisassembler::Success;
  1920. unsigned add = fieldFromInstruction(Val, 12, 1);
  1921. unsigned imm = fieldFromInstruction(Val, 0, 12);
  1922. unsigned Rn = fieldFromInstruction(Val, 13, 4);
  1923. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1924. return MCDisassembler::Fail;
  1925. if (!add) imm *= -1;
  1926. if (imm == 0 && !add) imm = INT32_MIN;
  1927. Inst.addOperand(MCOperand::createImm(imm));
  1928. if (Rn == 15)
  1929. tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
  1930. return S;
  1931. }
  1932. static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
  1933. uint64_t Address, const void *Decoder) {
  1934. DecodeStatus S = MCDisassembler::Success;
  1935. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  1936. // U == 1 to add imm, 0 to subtract it.
  1937. unsigned U = fieldFromInstruction(Val, 8, 1);
  1938. unsigned imm = fieldFromInstruction(Val, 0, 8);
  1939. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1940. return MCDisassembler::Fail;
  1941. if (U)
  1942. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
  1943. else
  1944. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
  1945. return S;
  1946. }
  1947. static DecodeStatus DecodeAddrMode5FP16Operand(MCInst &Inst, unsigned Val,
  1948. uint64_t Address, const void *Decoder) {
  1949. DecodeStatus S = MCDisassembler::Success;
  1950. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  1951. // U == 1 to add imm, 0 to subtract it.
  1952. unsigned U = fieldFromInstruction(Val, 8, 1);
  1953. unsigned imm = fieldFromInstruction(Val, 0, 8);
  1954. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  1955. return MCDisassembler::Fail;
  1956. if (U)
  1957. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5FP16Opc(ARM_AM::add, imm)));
  1958. else
  1959. Inst.addOperand(MCOperand::createImm(ARM_AM::getAM5FP16Opc(ARM_AM::sub, imm)));
  1960. return S;
  1961. }
  1962. static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
  1963. uint64_t Address, const void *Decoder) {
  1964. return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
  1965. }
  1966. static DecodeStatus
  1967. DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
  1968. uint64_t Address, const void *Decoder) {
  1969. DecodeStatus Status = MCDisassembler::Success;
  1970. // Note the J1 and J2 values are from the encoded instruction. So here
  1971. // change them to I1 and I2 values via as documented:
  1972. // I1 = NOT(J1 EOR S);
  1973. // I2 = NOT(J2 EOR S);
  1974. // and build the imm32 with one trailing zero as documented:
  1975. // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
  1976. unsigned S = fieldFromInstruction(Insn, 26, 1);
  1977. unsigned J1 = fieldFromInstruction(Insn, 13, 1);
  1978. unsigned J2 = fieldFromInstruction(Insn, 11, 1);
  1979. unsigned I1 = !(J1 ^ S);
  1980. unsigned I2 = !(J2 ^ S);
  1981. unsigned imm10 = fieldFromInstruction(Insn, 16, 10);
  1982. unsigned imm11 = fieldFromInstruction(Insn, 0, 11);
  1983. unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
  1984. int imm32 = SignExtend32<25>(tmp << 1);
  1985. if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
  1986. true, 4, Inst, Decoder))
  1987. Inst.addOperand(MCOperand::createImm(imm32));
  1988. return Status;
  1989. }
  1990. static DecodeStatus
  1991. DecodeBranchImmInstruction(MCInst &Inst, unsigned Insn,
  1992. uint64_t Address, const void *Decoder) {
  1993. DecodeStatus S = MCDisassembler::Success;
  1994. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  1995. unsigned imm = fieldFromInstruction(Insn, 0, 24) << 2;
  1996. if (pred == 0xF) {
  1997. Inst.setOpcode(ARM::BLXi);
  1998. imm |= fieldFromInstruction(Insn, 24, 1) << 1;
  1999. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
  2000. true, 4, Inst, Decoder))
  2001. Inst.addOperand(MCOperand::createImm(SignExtend32<26>(imm)));
  2002. return S;
  2003. }
  2004. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
  2005. true, 4, Inst, Decoder))
  2006. Inst.addOperand(MCOperand::createImm(SignExtend32<26>(imm)));
  2007. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  2008. return MCDisassembler::Fail;
  2009. return S;
  2010. }
  2011. static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
  2012. uint64_t Address, const void *Decoder) {
  2013. DecodeStatus S = MCDisassembler::Success;
  2014. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  2015. unsigned align = fieldFromInstruction(Val, 4, 2);
  2016. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2017. return MCDisassembler::Fail;
  2018. if (!align)
  2019. Inst.addOperand(MCOperand::createImm(0));
  2020. else
  2021. Inst.addOperand(MCOperand::createImm(4 << align));
  2022. return S;
  2023. }
  2024. static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Insn,
  2025. uint64_t Address, const void *Decoder) {
  2026. DecodeStatus S = MCDisassembler::Success;
  2027. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2028. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2029. unsigned wb = fieldFromInstruction(Insn, 16, 4);
  2030. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2031. Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
  2032. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2033. // First output register
  2034. switch (Inst.getOpcode()) {
  2035. case ARM::VLD1q16: case ARM::VLD1q32: case ARM::VLD1q64: case ARM::VLD1q8:
  2036. case ARM::VLD1q16wb_fixed: case ARM::VLD1q16wb_register:
  2037. case ARM::VLD1q32wb_fixed: case ARM::VLD1q32wb_register:
  2038. case ARM::VLD1q64wb_fixed: case ARM::VLD1q64wb_register:
  2039. case ARM::VLD1q8wb_fixed: case ARM::VLD1q8wb_register:
  2040. case ARM::VLD2d16: case ARM::VLD2d32: case ARM::VLD2d8:
  2041. case ARM::VLD2d16wb_fixed: case ARM::VLD2d16wb_register:
  2042. case ARM::VLD2d32wb_fixed: case ARM::VLD2d32wb_register:
  2043. case ARM::VLD2d8wb_fixed: case ARM::VLD2d8wb_register:
  2044. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2045. return MCDisassembler::Fail;
  2046. break;
  2047. case ARM::VLD2b16:
  2048. case ARM::VLD2b32:
  2049. case ARM::VLD2b8:
  2050. case ARM::VLD2b16wb_fixed:
  2051. case ARM::VLD2b16wb_register:
  2052. case ARM::VLD2b32wb_fixed:
  2053. case ARM::VLD2b32wb_register:
  2054. case ARM::VLD2b8wb_fixed:
  2055. case ARM::VLD2b8wb_register:
  2056. if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
  2057. return MCDisassembler::Fail;
  2058. break;
  2059. default:
  2060. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2061. return MCDisassembler::Fail;
  2062. }
  2063. // Second output register
  2064. switch (Inst.getOpcode()) {
  2065. case ARM::VLD3d8:
  2066. case ARM::VLD3d16:
  2067. case ARM::VLD3d32:
  2068. case ARM::VLD3d8_UPD:
  2069. case ARM::VLD3d16_UPD:
  2070. case ARM::VLD3d32_UPD:
  2071. case ARM::VLD4d8:
  2072. case ARM::VLD4d16:
  2073. case ARM::VLD4d32:
  2074. case ARM::VLD4d8_UPD:
  2075. case ARM::VLD4d16_UPD:
  2076. case ARM::VLD4d32_UPD:
  2077. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
  2078. return MCDisassembler::Fail;
  2079. break;
  2080. case ARM::VLD3q8:
  2081. case ARM::VLD3q16:
  2082. case ARM::VLD3q32:
  2083. case ARM::VLD3q8_UPD:
  2084. case ARM::VLD3q16_UPD:
  2085. case ARM::VLD3q32_UPD:
  2086. case ARM::VLD4q8:
  2087. case ARM::VLD4q16:
  2088. case ARM::VLD4q32:
  2089. case ARM::VLD4q8_UPD:
  2090. case ARM::VLD4q16_UPD:
  2091. case ARM::VLD4q32_UPD:
  2092. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2093. return MCDisassembler::Fail;
  2094. break;
  2095. default:
  2096. break;
  2097. }
  2098. // Third output register
  2099. switch(Inst.getOpcode()) {
  2100. case ARM::VLD3d8:
  2101. case ARM::VLD3d16:
  2102. case ARM::VLD3d32:
  2103. case ARM::VLD3d8_UPD:
  2104. case ARM::VLD3d16_UPD:
  2105. case ARM::VLD3d32_UPD:
  2106. case ARM::VLD4d8:
  2107. case ARM::VLD4d16:
  2108. case ARM::VLD4d32:
  2109. case ARM::VLD4d8_UPD:
  2110. case ARM::VLD4d16_UPD:
  2111. case ARM::VLD4d32_UPD:
  2112. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2113. return MCDisassembler::Fail;
  2114. break;
  2115. case ARM::VLD3q8:
  2116. case ARM::VLD3q16:
  2117. case ARM::VLD3q32:
  2118. case ARM::VLD3q8_UPD:
  2119. case ARM::VLD3q16_UPD:
  2120. case ARM::VLD3q32_UPD:
  2121. case ARM::VLD4q8:
  2122. case ARM::VLD4q16:
  2123. case ARM::VLD4q32:
  2124. case ARM::VLD4q8_UPD:
  2125. case ARM::VLD4q16_UPD:
  2126. case ARM::VLD4q32_UPD:
  2127. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
  2128. return MCDisassembler::Fail;
  2129. break;
  2130. default:
  2131. break;
  2132. }
  2133. // Fourth output register
  2134. switch (Inst.getOpcode()) {
  2135. case ARM::VLD4d8:
  2136. case ARM::VLD4d16:
  2137. case ARM::VLD4d32:
  2138. case ARM::VLD4d8_UPD:
  2139. case ARM::VLD4d16_UPD:
  2140. case ARM::VLD4d32_UPD:
  2141. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
  2142. return MCDisassembler::Fail;
  2143. break;
  2144. case ARM::VLD4q8:
  2145. case ARM::VLD4q16:
  2146. case ARM::VLD4q32:
  2147. case ARM::VLD4q8_UPD:
  2148. case ARM::VLD4q16_UPD:
  2149. case ARM::VLD4q32_UPD:
  2150. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
  2151. return MCDisassembler::Fail;
  2152. break;
  2153. default:
  2154. break;
  2155. }
  2156. // Writeback operand
  2157. switch (Inst.getOpcode()) {
  2158. case ARM::VLD1d8wb_fixed:
  2159. case ARM::VLD1d16wb_fixed:
  2160. case ARM::VLD1d32wb_fixed:
  2161. case ARM::VLD1d64wb_fixed:
  2162. case ARM::VLD1d8wb_register:
  2163. case ARM::VLD1d16wb_register:
  2164. case ARM::VLD1d32wb_register:
  2165. case ARM::VLD1d64wb_register:
  2166. case ARM::VLD1q8wb_fixed:
  2167. case ARM::VLD1q16wb_fixed:
  2168. case ARM::VLD1q32wb_fixed:
  2169. case ARM::VLD1q64wb_fixed:
  2170. case ARM::VLD1q8wb_register:
  2171. case ARM::VLD1q16wb_register:
  2172. case ARM::VLD1q32wb_register:
  2173. case ARM::VLD1q64wb_register:
  2174. case ARM::VLD1d8Twb_fixed:
  2175. case ARM::VLD1d8Twb_register:
  2176. case ARM::VLD1d16Twb_fixed:
  2177. case ARM::VLD1d16Twb_register:
  2178. case ARM::VLD1d32Twb_fixed:
  2179. case ARM::VLD1d32Twb_register:
  2180. case ARM::VLD1d64Twb_fixed:
  2181. case ARM::VLD1d64Twb_register:
  2182. case ARM::VLD1d8Qwb_fixed:
  2183. case ARM::VLD1d8Qwb_register:
  2184. case ARM::VLD1d16Qwb_fixed:
  2185. case ARM::VLD1d16Qwb_register:
  2186. case ARM::VLD1d32Qwb_fixed:
  2187. case ARM::VLD1d32Qwb_register:
  2188. case ARM::VLD1d64Qwb_fixed:
  2189. case ARM::VLD1d64Qwb_register:
  2190. case ARM::VLD2d8wb_fixed:
  2191. case ARM::VLD2d16wb_fixed:
  2192. case ARM::VLD2d32wb_fixed:
  2193. case ARM::VLD2q8wb_fixed:
  2194. case ARM::VLD2q16wb_fixed:
  2195. case ARM::VLD2q32wb_fixed:
  2196. case ARM::VLD2d8wb_register:
  2197. case ARM::VLD2d16wb_register:
  2198. case ARM::VLD2d32wb_register:
  2199. case ARM::VLD2q8wb_register:
  2200. case ARM::VLD2q16wb_register:
  2201. case ARM::VLD2q32wb_register:
  2202. case ARM::VLD2b8wb_fixed:
  2203. case ARM::VLD2b16wb_fixed:
  2204. case ARM::VLD2b32wb_fixed:
  2205. case ARM::VLD2b8wb_register:
  2206. case ARM::VLD2b16wb_register:
  2207. case ARM::VLD2b32wb_register:
  2208. Inst.addOperand(MCOperand::createImm(0));
  2209. break;
  2210. case ARM::VLD3d8_UPD:
  2211. case ARM::VLD3d16_UPD:
  2212. case ARM::VLD3d32_UPD:
  2213. case ARM::VLD3q8_UPD:
  2214. case ARM::VLD3q16_UPD:
  2215. case ARM::VLD3q32_UPD:
  2216. case ARM::VLD4d8_UPD:
  2217. case ARM::VLD4d16_UPD:
  2218. case ARM::VLD4d32_UPD:
  2219. case ARM::VLD4q8_UPD:
  2220. case ARM::VLD4q16_UPD:
  2221. case ARM::VLD4q32_UPD:
  2222. if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
  2223. return MCDisassembler::Fail;
  2224. break;
  2225. default:
  2226. break;
  2227. }
  2228. // AddrMode6 Base (register+alignment)
  2229. if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
  2230. return MCDisassembler::Fail;
  2231. // AddrMode6 Offset (register)
  2232. switch (Inst.getOpcode()) {
  2233. default:
  2234. // The below have been updated to have explicit am6offset split
  2235. // between fixed and register offset. For those instructions not
  2236. // yet updated, we need to add an additional reg0 operand for the
  2237. // fixed variant.
  2238. //
  2239. // The fixed offset encodes as Rm == 0xd, so we check for that.
  2240. if (Rm == 0xd) {
  2241. Inst.addOperand(MCOperand::createReg(0));
  2242. break;
  2243. }
  2244. // Fall through to handle the register offset variant.
  2245. LLVM_FALLTHROUGH;
  2246. case ARM::VLD1d8wb_fixed:
  2247. case ARM::VLD1d16wb_fixed:
  2248. case ARM::VLD1d32wb_fixed:
  2249. case ARM::VLD1d64wb_fixed:
  2250. case ARM::VLD1d8Twb_fixed:
  2251. case ARM::VLD1d16Twb_fixed:
  2252. case ARM::VLD1d32Twb_fixed:
  2253. case ARM::VLD1d64Twb_fixed:
  2254. case ARM::VLD1d8Qwb_fixed:
  2255. case ARM::VLD1d16Qwb_fixed:
  2256. case ARM::VLD1d32Qwb_fixed:
  2257. case ARM::VLD1d64Qwb_fixed:
  2258. case ARM::VLD1d8wb_register:
  2259. case ARM::VLD1d16wb_register:
  2260. case ARM::VLD1d32wb_register:
  2261. case ARM::VLD1d64wb_register:
  2262. case ARM::VLD1q8wb_fixed:
  2263. case ARM::VLD1q16wb_fixed:
  2264. case ARM::VLD1q32wb_fixed:
  2265. case ARM::VLD1q64wb_fixed:
  2266. case ARM::VLD1q8wb_register:
  2267. case ARM::VLD1q16wb_register:
  2268. case ARM::VLD1q32wb_register:
  2269. case ARM::VLD1q64wb_register:
  2270. // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
  2271. // variant encodes Rm == 0xf. Anything else is a register offset post-
  2272. // increment and we need to add the register operand to the instruction.
  2273. if (Rm != 0xD && Rm != 0xF &&
  2274. !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2275. return MCDisassembler::Fail;
  2276. break;
  2277. case ARM::VLD2d8wb_fixed:
  2278. case ARM::VLD2d16wb_fixed:
  2279. case ARM::VLD2d32wb_fixed:
  2280. case ARM::VLD2b8wb_fixed:
  2281. case ARM::VLD2b16wb_fixed:
  2282. case ARM::VLD2b32wb_fixed:
  2283. case ARM::VLD2q8wb_fixed:
  2284. case ARM::VLD2q16wb_fixed:
  2285. case ARM::VLD2q32wb_fixed:
  2286. break;
  2287. }
  2288. return S;
  2289. }
  2290. static DecodeStatus DecodeVLDST1Instruction(MCInst &Inst, unsigned Insn,
  2291. uint64_t Address, const void *Decoder) {
  2292. unsigned type = fieldFromInstruction(Insn, 8, 4);
  2293. unsigned align = fieldFromInstruction(Insn, 4, 2);
  2294. if (type == 6 && (align & 2)) return MCDisassembler::Fail;
  2295. if (type == 7 && (align & 2)) return MCDisassembler::Fail;
  2296. if (type == 10 && align == 3) return MCDisassembler::Fail;
  2297. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2298. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2299. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2300. }
  2301. static DecodeStatus DecodeVLDST2Instruction(MCInst &Inst, unsigned Insn,
  2302. uint64_t Address, const void *Decoder) {
  2303. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2304. if (size == 3) return MCDisassembler::Fail;
  2305. unsigned type = fieldFromInstruction(Insn, 8, 4);
  2306. unsigned align = fieldFromInstruction(Insn, 4, 2);
  2307. if (type == 8 && align == 3) return MCDisassembler::Fail;
  2308. if (type == 9 && align == 3) return MCDisassembler::Fail;
  2309. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2310. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2311. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2312. }
  2313. static DecodeStatus DecodeVLDST3Instruction(MCInst &Inst, unsigned Insn,
  2314. uint64_t Address, const void *Decoder) {
  2315. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2316. if (size == 3) return MCDisassembler::Fail;
  2317. unsigned align = fieldFromInstruction(Insn, 4, 2);
  2318. if (align & 2) return MCDisassembler::Fail;
  2319. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2320. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2321. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2322. }
  2323. static DecodeStatus DecodeVLDST4Instruction(MCInst &Inst, unsigned Insn,
  2324. uint64_t Address, const void *Decoder) {
  2325. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2326. if (size == 3) return MCDisassembler::Fail;
  2327. unsigned load = fieldFromInstruction(Insn, 21, 1);
  2328. return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
  2329. : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
  2330. }
  2331. static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Insn,
  2332. uint64_t Address, const void *Decoder) {
  2333. DecodeStatus S = MCDisassembler::Success;
  2334. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2335. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2336. unsigned wb = fieldFromInstruction(Insn, 16, 4);
  2337. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2338. Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
  2339. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2340. // Writeback Operand
  2341. switch (Inst.getOpcode()) {
  2342. case ARM::VST1d8wb_fixed:
  2343. case ARM::VST1d16wb_fixed:
  2344. case ARM::VST1d32wb_fixed:
  2345. case ARM::VST1d64wb_fixed:
  2346. case ARM::VST1d8wb_register:
  2347. case ARM::VST1d16wb_register:
  2348. case ARM::VST1d32wb_register:
  2349. case ARM::VST1d64wb_register:
  2350. case ARM::VST1q8wb_fixed:
  2351. case ARM::VST1q16wb_fixed:
  2352. case ARM::VST1q32wb_fixed:
  2353. case ARM::VST1q64wb_fixed:
  2354. case ARM::VST1q8wb_register:
  2355. case ARM::VST1q16wb_register:
  2356. case ARM::VST1q32wb_register:
  2357. case ARM::VST1q64wb_register:
  2358. case ARM::VST1d8Twb_fixed:
  2359. case ARM::VST1d16Twb_fixed:
  2360. case ARM::VST1d32Twb_fixed:
  2361. case ARM::VST1d64Twb_fixed:
  2362. case ARM::VST1d8Twb_register:
  2363. case ARM::VST1d16Twb_register:
  2364. case ARM::VST1d32Twb_register:
  2365. case ARM::VST1d64Twb_register:
  2366. case ARM::VST1d8Qwb_fixed:
  2367. case ARM::VST1d16Qwb_fixed:
  2368. case ARM::VST1d32Qwb_fixed:
  2369. case ARM::VST1d64Qwb_fixed:
  2370. case ARM::VST1d8Qwb_register:
  2371. case ARM::VST1d16Qwb_register:
  2372. case ARM::VST1d32Qwb_register:
  2373. case ARM::VST1d64Qwb_register:
  2374. case ARM::VST2d8wb_fixed:
  2375. case ARM::VST2d16wb_fixed:
  2376. case ARM::VST2d32wb_fixed:
  2377. case ARM::VST2d8wb_register:
  2378. case ARM::VST2d16wb_register:
  2379. case ARM::VST2d32wb_register:
  2380. case ARM::VST2q8wb_fixed:
  2381. case ARM::VST2q16wb_fixed:
  2382. case ARM::VST2q32wb_fixed:
  2383. case ARM::VST2q8wb_register:
  2384. case ARM::VST2q16wb_register:
  2385. case ARM::VST2q32wb_register:
  2386. case ARM::VST2b8wb_fixed:
  2387. case ARM::VST2b16wb_fixed:
  2388. case ARM::VST2b32wb_fixed:
  2389. case ARM::VST2b8wb_register:
  2390. case ARM::VST2b16wb_register:
  2391. case ARM::VST2b32wb_register:
  2392. if (Rm == 0xF)
  2393. return MCDisassembler::Fail;
  2394. Inst.addOperand(MCOperand::createImm(0));
  2395. break;
  2396. case ARM::VST3d8_UPD:
  2397. case ARM::VST3d16_UPD:
  2398. case ARM::VST3d32_UPD:
  2399. case ARM::VST3q8_UPD:
  2400. case ARM::VST3q16_UPD:
  2401. case ARM::VST3q32_UPD:
  2402. case ARM::VST4d8_UPD:
  2403. case ARM::VST4d16_UPD:
  2404. case ARM::VST4d32_UPD:
  2405. case ARM::VST4q8_UPD:
  2406. case ARM::VST4q16_UPD:
  2407. case ARM::VST4q32_UPD:
  2408. if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
  2409. return MCDisassembler::Fail;
  2410. break;
  2411. default:
  2412. break;
  2413. }
  2414. // AddrMode6 Base (register+alignment)
  2415. if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
  2416. return MCDisassembler::Fail;
  2417. // AddrMode6 Offset (register)
  2418. switch (Inst.getOpcode()) {
  2419. default:
  2420. if (Rm == 0xD)
  2421. Inst.addOperand(MCOperand::createReg(0));
  2422. else if (Rm != 0xF) {
  2423. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2424. return MCDisassembler::Fail;
  2425. }
  2426. break;
  2427. case ARM::VST1d8wb_fixed:
  2428. case ARM::VST1d16wb_fixed:
  2429. case ARM::VST1d32wb_fixed:
  2430. case ARM::VST1d64wb_fixed:
  2431. case ARM::VST1q8wb_fixed:
  2432. case ARM::VST1q16wb_fixed:
  2433. case ARM::VST1q32wb_fixed:
  2434. case ARM::VST1q64wb_fixed:
  2435. case ARM::VST1d8Twb_fixed:
  2436. case ARM::VST1d16Twb_fixed:
  2437. case ARM::VST1d32Twb_fixed:
  2438. case ARM::VST1d64Twb_fixed:
  2439. case ARM::VST1d8Qwb_fixed:
  2440. case ARM::VST1d16Qwb_fixed:
  2441. case ARM::VST1d32Qwb_fixed:
  2442. case ARM::VST1d64Qwb_fixed:
  2443. case ARM::VST2d8wb_fixed:
  2444. case ARM::VST2d16wb_fixed:
  2445. case ARM::VST2d32wb_fixed:
  2446. case ARM::VST2q8wb_fixed:
  2447. case ARM::VST2q16wb_fixed:
  2448. case ARM::VST2q32wb_fixed:
  2449. case ARM::VST2b8wb_fixed:
  2450. case ARM::VST2b16wb_fixed:
  2451. case ARM::VST2b32wb_fixed:
  2452. break;
  2453. }
  2454. // First input register
  2455. switch (Inst.getOpcode()) {
  2456. case ARM::VST1q16:
  2457. case ARM::VST1q32:
  2458. case ARM::VST1q64:
  2459. case ARM::VST1q8:
  2460. case ARM::VST1q16wb_fixed:
  2461. case ARM::VST1q16wb_register:
  2462. case ARM::VST1q32wb_fixed:
  2463. case ARM::VST1q32wb_register:
  2464. case ARM::VST1q64wb_fixed:
  2465. case ARM::VST1q64wb_register:
  2466. case ARM::VST1q8wb_fixed:
  2467. case ARM::VST1q8wb_register:
  2468. case ARM::VST2d16:
  2469. case ARM::VST2d32:
  2470. case ARM::VST2d8:
  2471. case ARM::VST2d16wb_fixed:
  2472. case ARM::VST2d16wb_register:
  2473. case ARM::VST2d32wb_fixed:
  2474. case ARM::VST2d32wb_register:
  2475. case ARM::VST2d8wb_fixed:
  2476. case ARM::VST2d8wb_register:
  2477. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2478. return MCDisassembler::Fail;
  2479. break;
  2480. case ARM::VST2b16:
  2481. case ARM::VST2b32:
  2482. case ARM::VST2b8:
  2483. case ARM::VST2b16wb_fixed:
  2484. case ARM::VST2b16wb_register:
  2485. case ARM::VST2b32wb_fixed:
  2486. case ARM::VST2b32wb_register:
  2487. case ARM::VST2b8wb_fixed:
  2488. case ARM::VST2b8wb_register:
  2489. if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
  2490. return MCDisassembler::Fail;
  2491. break;
  2492. default:
  2493. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2494. return MCDisassembler::Fail;
  2495. }
  2496. // Second input register
  2497. switch (Inst.getOpcode()) {
  2498. case ARM::VST3d8:
  2499. case ARM::VST3d16:
  2500. case ARM::VST3d32:
  2501. case ARM::VST3d8_UPD:
  2502. case ARM::VST3d16_UPD:
  2503. case ARM::VST3d32_UPD:
  2504. case ARM::VST4d8:
  2505. case ARM::VST4d16:
  2506. case ARM::VST4d32:
  2507. case ARM::VST4d8_UPD:
  2508. case ARM::VST4d16_UPD:
  2509. case ARM::VST4d32_UPD:
  2510. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
  2511. return MCDisassembler::Fail;
  2512. break;
  2513. case ARM::VST3q8:
  2514. case ARM::VST3q16:
  2515. case ARM::VST3q32:
  2516. case ARM::VST3q8_UPD:
  2517. case ARM::VST3q16_UPD:
  2518. case ARM::VST3q32_UPD:
  2519. case ARM::VST4q8:
  2520. case ARM::VST4q16:
  2521. case ARM::VST4q32:
  2522. case ARM::VST4q8_UPD:
  2523. case ARM::VST4q16_UPD:
  2524. case ARM::VST4q32_UPD:
  2525. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2526. return MCDisassembler::Fail;
  2527. break;
  2528. default:
  2529. break;
  2530. }
  2531. // Third input register
  2532. switch (Inst.getOpcode()) {
  2533. case ARM::VST3d8:
  2534. case ARM::VST3d16:
  2535. case ARM::VST3d32:
  2536. case ARM::VST3d8_UPD:
  2537. case ARM::VST3d16_UPD:
  2538. case ARM::VST3d32_UPD:
  2539. case ARM::VST4d8:
  2540. case ARM::VST4d16:
  2541. case ARM::VST4d32:
  2542. case ARM::VST4d8_UPD:
  2543. case ARM::VST4d16_UPD:
  2544. case ARM::VST4d32_UPD:
  2545. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
  2546. return MCDisassembler::Fail;
  2547. break;
  2548. case ARM::VST3q8:
  2549. case ARM::VST3q16:
  2550. case ARM::VST3q32:
  2551. case ARM::VST3q8_UPD:
  2552. case ARM::VST3q16_UPD:
  2553. case ARM::VST3q32_UPD:
  2554. case ARM::VST4q8:
  2555. case ARM::VST4q16:
  2556. case ARM::VST4q32:
  2557. case ARM::VST4q8_UPD:
  2558. case ARM::VST4q16_UPD:
  2559. case ARM::VST4q32_UPD:
  2560. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
  2561. return MCDisassembler::Fail;
  2562. break;
  2563. default:
  2564. break;
  2565. }
  2566. // Fourth input register
  2567. switch (Inst.getOpcode()) {
  2568. case ARM::VST4d8:
  2569. case ARM::VST4d16:
  2570. case ARM::VST4d32:
  2571. case ARM::VST4d8_UPD:
  2572. case ARM::VST4d16_UPD:
  2573. case ARM::VST4d32_UPD:
  2574. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
  2575. return MCDisassembler::Fail;
  2576. break;
  2577. case ARM::VST4q8:
  2578. case ARM::VST4q16:
  2579. case ARM::VST4q32:
  2580. case ARM::VST4q8_UPD:
  2581. case ARM::VST4q16_UPD:
  2582. case ARM::VST4q32_UPD:
  2583. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
  2584. return MCDisassembler::Fail;
  2585. break;
  2586. default:
  2587. break;
  2588. }
  2589. return S;
  2590. }
  2591. static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Insn,
  2592. uint64_t Address, const void *Decoder) {
  2593. DecodeStatus S = MCDisassembler::Success;
  2594. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2595. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2596. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2597. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2598. unsigned align = fieldFromInstruction(Insn, 4, 1);
  2599. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2600. if (size == 0 && align == 1)
  2601. return MCDisassembler::Fail;
  2602. align *= (1 << size);
  2603. switch (Inst.getOpcode()) {
  2604. case ARM::VLD1DUPq16: case ARM::VLD1DUPq32: case ARM::VLD1DUPq8:
  2605. case ARM::VLD1DUPq16wb_fixed: case ARM::VLD1DUPq16wb_register:
  2606. case ARM::VLD1DUPq32wb_fixed: case ARM::VLD1DUPq32wb_register:
  2607. case ARM::VLD1DUPq8wb_fixed: case ARM::VLD1DUPq8wb_register:
  2608. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2609. return MCDisassembler::Fail;
  2610. break;
  2611. default:
  2612. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2613. return MCDisassembler::Fail;
  2614. break;
  2615. }
  2616. if (Rm != 0xF) {
  2617. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2618. return MCDisassembler::Fail;
  2619. }
  2620. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2621. return MCDisassembler::Fail;
  2622. Inst.addOperand(MCOperand::createImm(align));
  2623. // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
  2624. // variant encodes Rm == 0xf. Anything else is a register offset post-
  2625. // increment and we need to add the register operand to the instruction.
  2626. if (Rm != 0xD && Rm != 0xF &&
  2627. !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2628. return MCDisassembler::Fail;
  2629. return S;
  2630. }
  2631. static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Insn,
  2632. uint64_t Address, const void *Decoder) {
  2633. DecodeStatus S = MCDisassembler::Success;
  2634. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2635. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2636. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2637. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2638. unsigned align = fieldFromInstruction(Insn, 4, 1);
  2639. unsigned size = 1 << fieldFromInstruction(Insn, 6, 2);
  2640. align *= 2*size;
  2641. switch (Inst.getOpcode()) {
  2642. case ARM::VLD2DUPd16: case ARM::VLD2DUPd32: case ARM::VLD2DUPd8:
  2643. case ARM::VLD2DUPd16wb_fixed: case ARM::VLD2DUPd16wb_register:
  2644. case ARM::VLD2DUPd32wb_fixed: case ARM::VLD2DUPd32wb_register:
  2645. case ARM::VLD2DUPd8wb_fixed: case ARM::VLD2DUPd8wb_register:
  2646. if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
  2647. return MCDisassembler::Fail;
  2648. break;
  2649. case ARM::VLD2DUPd16x2: case ARM::VLD2DUPd32x2: case ARM::VLD2DUPd8x2:
  2650. case ARM::VLD2DUPd16x2wb_fixed: case ARM::VLD2DUPd16x2wb_register:
  2651. case ARM::VLD2DUPd32x2wb_fixed: case ARM::VLD2DUPd32x2wb_register:
  2652. case ARM::VLD2DUPd8x2wb_fixed: case ARM::VLD2DUPd8x2wb_register:
  2653. if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
  2654. return MCDisassembler::Fail;
  2655. break;
  2656. default:
  2657. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2658. return MCDisassembler::Fail;
  2659. break;
  2660. }
  2661. if (Rm != 0xF)
  2662. Inst.addOperand(MCOperand::createImm(0));
  2663. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2664. return MCDisassembler::Fail;
  2665. Inst.addOperand(MCOperand::createImm(align));
  2666. if (Rm != 0xD && Rm != 0xF) {
  2667. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2668. return MCDisassembler::Fail;
  2669. }
  2670. return S;
  2671. }
  2672. static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Insn,
  2673. uint64_t Address, const void *Decoder) {
  2674. DecodeStatus S = MCDisassembler::Success;
  2675. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2676. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2677. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2678. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2679. unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
  2680. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2681. return MCDisassembler::Fail;
  2682. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  2683. return MCDisassembler::Fail;
  2684. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
  2685. return MCDisassembler::Fail;
  2686. if (Rm != 0xF) {
  2687. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2688. return MCDisassembler::Fail;
  2689. }
  2690. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2691. return MCDisassembler::Fail;
  2692. Inst.addOperand(MCOperand::createImm(0));
  2693. if (Rm == 0xD)
  2694. Inst.addOperand(MCOperand::createReg(0));
  2695. else if (Rm != 0xF) {
  2696. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2697. return MCDisassembler::Fail;
  2698. }
  2699. return S;
  2700. }
  2701. static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Insn,
  2702. uint64_t Address, const void *Decoder) {
  2703. DecodeStatus S = MCDisassembler::Success;
  2704. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2705. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2706. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2707. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2708. unsigned size = fieldFromInstruction(Insn, 6, 2);
  2709. unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
  2710. unsigned align = fieldFromInstruction(Insn, 4, 1);
  2711. if (size == 0x3) {
  2712. if (align == 0)
  2713. return MCDisassembler::Fail;
  2714. align = 16;
  2715. } else {
  2716. if (size == 2) {
  2717. align *= 8;
  2718. } else {
  2719. size = 1 << size;
  2720. align *= 4*size;
  2721. }
  2722. }
  2723. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2724. return MCDisassembler::Fail;
  2725. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
  2726. return MCDisassembler::Fail;
  2727. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
  2728. return MCDisassembler::Fail;
  2729. if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
  2730. return MCDisassembler::Fail;
  2731. if (Rm != 0xF) {
  2732. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2733. return MCDisassembler::Fail;
  2734. }
  2735. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2736. return MCDisassembler::Fail;
  2737. Inst.addOperand(MCOperand::createImm(align));
  2738. if (Rm == 0xD)
  2739. Inst.addOperand(MCOperand::createReg(0));
  2740. else if (Rm != 0xF) {
  2741. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2742. return MCDisassembler::Fail;
  2743. }
  2744. return S;
  2745. }
  2746. static DecodeStatus
  2747. DecodeNEONModImmInstruction(MCInst &Inst, unsigned Insn,
  2748. uint64_t Address, const void *Decoder) {
  2749. DecodeStatus S = MCDisassembler::Success;
  2750. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2751. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2752. unsigned imm = fieldFromInstruction(Insn, 0, 4);
  2753. imm |= fieldFromInstruction(Insn, 16, 3) << 4;
  2754. imm |= fieldFromInstruction(Insn, 24, 1) << 7;
  2755. imm |= fieldFromInstruction(Insn, 8, 4) << 8;
  2756. imm |= fieldFromInstruction(Insn, 5, 1) << 12;
  2757. unsigned Q = fieldFromInstruction(Insn, 6, 1);
  2758. if (Q) {
  2759. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  2760. return MCDisassembler::Fail;
  2761. } else {
  2762. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2763. return MCDisassembler::Fail;
  2764. }
  2765. Inst.addOperand(MCOperand::createImm(imm));
  2766. switch (Inst.getOpcode()) {
  2767. case ARM::VORRiv4i16:
  2768. case ARM::VORRiv2i32:
  2769. case ARM::VBICiv4i16:
  2770. case ARM::VBICiv2i32:
  2771. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2772. return MCDisassembler::Fail;
  2773. break;
  2774. case ARM::VORRiv8i16:
  2775. case ARM::VORRiv4i32:
  2776. case ARM::VBICiv8i16:
  2777. case ARM::VBICiv4i32:
  2778. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  2779. return MCDisassembler::Fail;
  2780. break;
  2781. default:
  2782. break;
  2783. }
  2784. return S;
  2785. }
  2786. static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Insn,
  2787. uint64_t Address, const void *Decoder) {
  2788. DecodeStatus S = MCDisassembler::Success;
  2789. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2790. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2791. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2792. Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
  2793. unsigned size = fieldFromInstruction(Insn, 18, 2);
  2794. if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
  2795. return MCDisassembler::Fail;
  2796. if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
  2797. return MCDisassembler::Fail;
  2798. Inst.addOperand(MCOperand::createImm(8 << size));
  2799. return S;
  2800. }
  2801. static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
  2802. uint64_t Address, const void *Decoder) {
  2803. Inst.addOperand(MCOperand::createImm(8 - Val));
  2804. return MCDisassembler::Success;
  2805. }
  2806. static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
  2807. uint64_t Address, const void *Decoder) {
  2808. Inst.addOperand(MCOperand::createImm(16 - Val));
  2809. return MCDisassembler::Success;
  2810. }
  2811. static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
  2812. uint64_t Address, const void *Decoder) {
  2813. Inst.addOperand(MCOperand::createImm(32 - Val));
  2814. return MCDisassembler::Success;
  2815. }
  2816. static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
  2817. uint64_t Address, const void *Decoder) {
  2818. Inst.addOperand(MCOperand::createImm(64 - Val));
  2819. return MCDisassembler::Success;
  2820. }
  2821. static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
  2822. uint64_t Address, const void *Decoder) {
  2823. DecodeStatus S = MCDisassembler::Success;
  2824. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  2825. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  2826. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2827. Rn |= fieldFromInstruction(Insn, 7, 1) << 4;
  2828. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  2829. Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
  2830. unsigned op = fieldFromInstruction(Insn, 6, 1);
  2831. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2832. return MCDisassembler::Fail;
  2833. if (op) {
  2834. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  2835. return MCDisassembler::Fail; // Writeback
  2836. }
  2837. switch (Inst.getOpcode()) {
  2838. case ARM::VTBL2:
  2839. case ARM::VTBX2:
  2840. if (!Check(S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
  2841. return MCDisassembler::Fail;
  2842. break;
  2843. default:
  2844. if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
  2845. return MCDisassembler::Fail;
  2846. }
  2847. if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
  2848. return MCDisassembler::Fail;
  2849. return S;
  2850. }
  2851. static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn,
  2852. uint64_t Address, const void *Decoder) {
  2853. DecodeStatus S = MCDisassembler::Success;
  2854. unsigned dst = fieldFromInstruction(Insn, 8, 3);
  2855. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  2856. if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
  2857. return MCDisassembler::Fail;
  2858. switch(Inst.getOpcode()) {
  2859. default:
  2860. return MCDisassembler::Fail;
  2861. case ARM::tADR:
  2862. break; // tADR does not explicitly represent the PC as an operand.
  2863. case ARM::tADDrSPi:
  2864. Inst.addOperand(MCOperand::createReg(ARM::SP));
  2865. break;
  2866. }
  2867. Inst.addOperand(MCOperand::createImm(imm));
  2868. return S;
  2869. }
  2870. static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
  2871. uint64_t Address, const void *Decoder) {
  2872. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<12>(Val<<1) + 4,
  2873. true, 2, Inst, Decoder))
  2874. Inst.addOperand(MCOperand::createImm(SignExtend32<12>(Val << 1)));
  2875. return MCDisassembler::Success;
  2876. }
  2877. static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
  2878. uint64_t Address, const void *Decoder) {
  2879. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<21>(Val) + 4,
  2880. true, 4, Inst, Decoder))
  2881. Inst.addOperand(MCOperand::createImm(SignExtend32<21>(Val)));
  2882. return MCDisassembler::Success;
  2883. }
  2884. static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val,
  2885. uint64_t Address, const void *Decoder) {
  2886. if (!tryAddingSymbolicOperand(Address, Address + (Val<<1) + 4,
  2887. true, 2, Inst, Decoder))
  2888. Inst.addOperand(MCOperand::createImm(Val << 1));
  2889. return MCDisassembler::Success;
  2890. }
  2891. static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
  2892. uint64_t Address, const void *Decoder) {
  2893. DecodeStatus S = MCDisassembler::Success;
  2894. unsigned Rn = fieldFromInstruction(Val, 0, 3);
  2895. unsigned Rm = fieldFromInstruction(Val, 3, 3);
  2896. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2897. return MCDisassembler::Fail;
  2898. if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2899. return MCDisassembler::Fail;
  2900. return S;
  2901. }
  2902. static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
  2903. uint64_t Address, const void *Decoder) {
  2904. DecodeStatus S = MCDisassembler::Success;
  2905. unsigned Rn = fieldFromInstruction(Val, 0, 3);
  2906. unsigned imm = fieldFromInstruction(Val, 3, 5);
  2907. if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2908. return MCDisassembler::Fail;
  2909. Inst.addOperand(MCOperand::createImm(imm));
  2910. return S;
  2911. }
  2912. static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
  2913. uint64_t Address, const void *Decoder) {
  2914. unsigned imm = Val << 2;
  2915. Inst.addOperand(MCOperand::createImm(imm));
  2916. tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
  2917. return MCDisassembler::Success;
  2918. }
  2919. static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
  2920. uint64_t Address, const void *Decoder) {
  2921. Inst.addOperand(MCOperand::createReg(ARM::SP));
  2922. Inst.addOperand(MCOperand::createImm(Val));
  2923. return MCDisassembler::Success;
  2924. }
  2925. static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
  2926. uint64_t Address, const void *Decoder) {
  2927. DecodeStatus S = MCDisassembler::Success;
  2928. unsigned Rn = fieldFromInstruction(Val, 6, 4);
  2929. unsigned Rm = fieldFromInstruction(Val, 2, 4);
  2930. unsigned imm = fieldFromInstruction(Val, 0, 2);
  2931. // Thumb stores cannot use PC as dest register.
  2932. switch (Inst.getOpcode()) {
  2933. case ARM::t2STRHs:
  2934. case ARM::t2STRBs:
  2935. case ARM::t2STRs:
  2936. if (Rn == 15)
  2937. return MCDisassembler::Fail;
  2938. break;
  2939. default:
  2940. break;
  2941. }
  2942. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  2943. return MCDisassembler::Fail;
  2944. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  2945. return MCDisassembler::Fail;
  2946. Inst.addOperand(MCOperand::createImm(imm));
  2947. return S;
  2948. }
  2949. static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Insn,
  2950. uint64_t Address, const void *Decoder) {
  2951. DecodeStatus S = MCDisassembler::Success;
  2952. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  2953. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  2954. const FeatureBitset &featureBits =
  2955. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  2956. bool hasMP = featureBits[ARM::FeatureMP];
  2957. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  2958. if (Rn == 15) {
  2959. switch (Inst.getOpcode()) {
  2960. case ARM::t2LDRBs:
  2961. Inst.setOpcode(ARM::t2LDRBpci);
  2962. break;
  2963. case ARM::t2LDRHs:
  2964. Inst.setOpcode(ARM::t2LDRHpci);
  2965. break;
  2966. case ARM::t2LDRSHs:
  2967. Inst.setOpcode(ARM::t2LDRSHpci);
  2968. break;
  2969. case ARM::t2LDRSBs:
  2970. Inst.setOpcode(ARM::t2LDRSBpci);
  2971. break;
  2972. case ARM::t2LDRs:
  2973. Inst.setOpcode(ARM::t2LDRpci);
  2974. break;
  2975. case ARM::t2PLDs:
  2976. Inst.setOpcode(ARM::t2PLDpci);
  2977. break;
  2978. case ARM::t2PLIs:
  2979. Inst.setOpcode(ARM::t2PLIpci);
  2980. break;
  2981. default:
  2982. return MCDisassembler::Fail;
  2983. }
  2984. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  2985. }
  2986. if (Rt == 15) {
  2987. switch (Inst.getOpcode()) {
  2988. case ARM::t2LDRSHs:
  2989. return MCDisassembler::Fail;
  2990. case ARM::t2LDRHs:
  2991. Inst.setOpcode(ARM::t2PLDWs);
  2992. break;
  2993. case ARM::t2LDRSBs:
  2994. Inst.setOpcode(ARM::t2PLIs);
  2995. break;
  2996. default:
  2997. break;
  2998. }
  2999. }
  3000. switch (Inst.getOpcode()) {
  3001. case ARM::t2PLDs:
  3002. break;
  3003. case ARM::t2PLIs:
  3004. if (!hasV7Ops)
  3005. return MCDisassembler::Fail;
  3006. break;
  3007. case ARM::t2PLDWs:
  3008. if (!hasV7Ops || !hasMP)
  3009. return MCDisassembler::Fail;
  3010. break;
  3011. default:
  3012. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3013. return MCDisassembler::Fail;
  3014. }
  3015. unsigned addrmode = fieldFromInstruction(Insn, 4, 2);
  3016. addrmode |= fieldFromInstruction(Insn, 0, 4) << 2;
  3017. addrmode |= fieldFromInstruction(Insn, 16, 4) << 6;
  3018. if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
  3019. return MCDisassembler::Fail;
  3020. return S;
  3021. }
  3022. static DecodeStatus DecodeT2LoadImm8(MCInst &Inst, unsigned Insn,
  3023. uint64_t Address, const void* Decoder) {
  3024. DecodeStatus S = MCDisassembler::Success;
  3025. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3026. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3027. unsigned U = fieldFromInstruction(Insn, 9, 1);
  3028. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  3029. imm |= (U << 8);
  3030. imm |= (Rn << 9);
  3031. unsigned add = fieldFromInstruction(Insn, 9, 1);
  3032. const FeatureBitset &featureBits =
  3033. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3034. bool hasMP = featureBits[ARM::FeatureMP];
  3035. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3036. if (Rn == 15) {
  3037. switch (Inst.getOpcode()) {
  3038. case ARM::t2LDRi8:
  3039. Inst.setOpcode(ARM::t2LDRpci);
  3040. break;
  3041. case ARM::t2LDRBi8:
  3042. Inst.setOpcode(ARM::t2LDRBpci);
  3043. break;
  3044. case ARM::t2LDRSBi8:
  3045. Inst.setOpcode(ARM::t2LDRSBpci);
  3046. break;
  3047. case ARM::t2LDRHi8:
  3048. Inst.setOpcode(ARM::t2LDRHpci);
  3049. break;
  3050. case ARM::t2LDRSHi8:
  3051. Inst.setOpcode(ARM::t2LDRSHpci);
  3052. break;
  3053. case ARM::t2PLDi8:
  3054. Inst.setOpcode(ARM::t2PLDpci);
  3055. break;
  3056. case ARM::t2PLIi8:
  3057. Inst.setOpcode(ARM::t2PLIpci);
  3058. break;
  3059. default:
  3060. return MCDisassembler::Fail;
  3061. }
  3062. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3063. }
  3064. if (Rt == 15) {
  3065. switch (Inst.getOpcode()) {
  3066. case ARM::t2LDRSHi8:
  3067. return MCDisassembler::Fail;
  3068. case ARM::t2LDRHi8:
  3069. if (!add)
  3070. Inst.setOpcode(ARM::t2PLDWi8);
  3071. break;
  3072. case ARM::t2LDRSBi8:
  3073. Inst.setOpcode(ARM::t2PLIi8);
  3074. break;
  3075. default:
  3076. break;
  3077. }
  3078. }
  3079. switch (Inst.getOpcode()) {
  3080. case ARM::t2PLDi8:
  3081. break;
  3082. case ARM::t2PLIi8:
  3083. if (!hasV7Ops)
  3084. return MCDisassembler::Fail;
  3085. break;
  3086. case ARM::t2PLDWi8:
  3087. if (!hasV7Ops || !hasMP)
  3088. return MCDisassembler::Fail;
  3089. break;
  3090. default:
  3091. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3092. return MCDisassembler::Fail;
  3093. }
  3094. if (!Check(S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
  3095. return MCDisassembler::Fail;
  3096. return S;
  3097. }
  3098. static DecodeStatus DecodeT2LoadImm12(MCInst &Inst, unsigned Insn,
  3099. uint64_t Address, const void* Decoder) {
  3100. DecodeStatus S = MCDisassembler::Success;
  3101. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3102. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3103. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  3104. imm |= (Rn << 13);
  3105. const FeatureBitset &featureBits =
  3106. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3107. bool hasMP = featureBits[ARM::FeatureMP];
  3108. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3109. if (Rn == 15) {
  3110. switch (Inst.getOpcode()) {
  3111. case ARM::t2LDRi12:
  3112. Inst.setOpcode(ARM::t2LDRpci);
  3113. break;
  3114. case ARM::t2LDRHi12:
  3115. Inst.setOpcode(ARM::t2LDRHpci);
  3116. break;
  3117. case ARM::t2LDRSHi12:
  3118. Inst.setOpcode(ARM::t2LDRSHpci);
  3119. break;
  3120. case ARM::t2LDRBi12:
  3121. Inst.setOpcode(ARM::t2LDRBpci);
  3122. break;
  3123. case ARM::t2LDRSBi12:
  3124. Inst.setOpcode(ARM::t2LDRSBpci);
  3125. break;
  3126. case ARM::t2PLDi12:
  3127. Inst.setOpcode(ARM::t2PLDpci);
  3128. break;
  3129. case ARM::t2PLIi12:
  3130. Inst.setOpcode(ARM::t2PLIpci);
  3131. break;
  3132. default:
  3133. return MCDisassembler::Fail;
  3134. }
  3135. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3136. }
  3137. if (Rt == 15) {
  3138. switch (Inst.getOpcode()) {
  3139. case ARM::t2LDRSHi12:
  3140. return MCDisassembler::Fail;
  3141. case ARM::t2LDRHi12:
  3142. Inst.setOpcode(ARM::t2PLDWi12);
  3143. break;
  3144. case ARM::t2LDRSBi12:
  3145. Inst.setOpcode(ARM::t2PLIi12);
  3146. break;
  3147. default:
  3148. break;
  3149. }
  3150. }
  3151. switch (Inst.getOpcode()) {
  3152. case ARM::t2PLDi12:
  3153. break;
  3154. case ARM::t2PLIi12:
  3155. if (!hasV7Ops)
  3156. return MCDisassembler::Fail;
  3157. break;
  3158. case ARM::t2PLDWi12:
  3159. if (!hasV7Ops || !hasMP)
  3160. return MCDisassembler::Fail;
  3161. break;
  3162. default:
  3163. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3164. return MCDisassembler::Fail;
  3165. }
  3166. if (!Check(S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
  3167. return MCDisassembler::Fail;
  3168. return S;
  3169. }
  3170. static DecodeStatus DecodeT2LoadT(MCInst &Inst, unsigned Insn,
  3171. uint64_t Address, const void* Decoder) {
  3172. DecodeStatus S = MCDisassembler::Success;
  3173. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3174. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3175. unsigned imm = fieldFromInstruction(Insn, 0, 8);
  3176. imm |= (Rn << 9);
  3177. if (Rn == 15) {
  3178. switch (Inst.getOpcode()) {
  3179. case ARM::t2LDRT:
  3180. Inst.setOpcode(ARM::t2LDRpci);
  3181. break;
  3182. case ARM::t2LDRBT:
  3183. Inst.setOpcode(ARM::t2LDRBpci);
  3184. break;
  3185. case ARM::t2LDRHT:
  3186. Inst.setOpcode(ARM::t2LDRHpci);
  3187. break;
  3188. case ARM::t2LDRSBT:
  3189. Inst.setOpcode(ARM::t2LDRSBpci);
  3190. break;
  3191. case ARM::t2LDRSHT:
  3192. Inst.setOpcode(ARM::t2LDRSHpci);
  3193. break;
  3194. default:
  3195. return MCDisassembler::Fail;
  3196. }
  3197. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3198. }
  3199. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3200. return MCDisassembler::Fail;
  3201. if (!Check(S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
  3202. return MCDisassembler::Fail;
  3203. return S;
  3204. }
  3205. static DecodeStatus DecodeT2LoadLabel(MCInst &Inst, unsigned Insn,
  3206. uint64_t Address, const void* Decoder) {
  3207. DecodeStatus S = MCDisassembler::Success;
  3208. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3209. unsigned U = fieldFromInstruction(Insn, 23, 1);
  3210. int imm = fieldFromInstruction(Insn, 0, 12);
  3211. const FeatureBitset &featureBits =
  3212. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3213. bool hasV7Ops = featureBits[ARM::HasV7Ops];
  3214. if (Rt == 15) {
  3215. switch (Inst.getOpcode()) {
  3216. case ARM::t2LDRBpci:
  3217. case ARM::t2LDRHpci:
  3218. Inst.setOpcode(ARM::t2PLDpci);
  3219. break;
  3220. case ARM::t2LDRSBpci:
  3221. Inst.setOpcode(ARM::t2PLIpci);
  3222. break;
  3223. case ARM::t2LDRSHpci:
  3224. return MCDisassembler::Fail;
  3225. default:
  3226. break;
  3227. }
  3228. }
  3229. switch(Inst.getOpcode()) {
  3230. case ARM::t2PLDpci:
  3231. break;
  3232. case ARM::t2PLIpci:
  3233. if (!hasV7Ops)
  3234. return MCDisassembler::Fail;
  3235. break;
  3236. default:
  3237. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3238. return MCDisassembler::Fail;
  3239. }
  3240. if (!U) {
  3241. // Special case for #-0.
  3242. if (imm == 0)
  3243. imm = INT32_MIN;
  3244. else
  3245. imm = -imm;
  3246. }
  3247. Inst.addOperand(MCOperand::createImm(imm));
  3248. return S;
  3249. }
  3250. static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val,
  3251. uint64_t Address, const void *Decoder) {
  3252. if (Val == 0)
  3253. Inst.addOperand(MCOperand::createImm(INT32_MIN));
  3254. else {
  3255. int imm = Val & 0xFF;
  3256. if (!(Val & 0x100)) imm *= -1;
  3257. Inst.addOperand(MCOperand::createImm(imm * 4));
  3258. }
  3259. return MCDisassembler::Success;
  3260. }
  3261. static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
  3262. uint64_t Address, const void *Decoder) {
  3263. DecodeStatus S = MCDisassembler::Success;
  3264. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  3265. unsigned imm = fieldFromInstruction(Val, 0, 9);
  3266. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3267. return MCDisassembler::Fail;
  3268. if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
  3269. return MCDisassembler::Fail;
  3270. return S;
  3271. }
  3272. static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst,unsigned Val,
  3273. uint64_t Address, const void *Decoder) {
  3274. DecodeStatus S = MCDisassembler::Success;
  3275. unsigned Rn = fieldFromInstruction(Val, 8, 4);
  3276. unsigned imm = fieldFromInstruction(Val, 0, 8);
  3277. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  3278. return MCDisassembler::Fail;
  3279. Inst.addOperand(MCOperand::createImm(imm));
  3280. return S;
  3281. }
  3282. static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val,
  3283. uint64_t Address, const void *Decoder) {
  3284. int imm = Val & 0xFF;
  3285. if (Val == 0)
  3286. imm = INT32_MIN;
  3287. else if (!(Val & 0x100))
  3288. imm *= -1;
  3289. Inst.addOperand(MCOperand::createImm(imm));
  3290. return MCDisassembler::Success;
  3291. }
  3292. static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
  3293. uint64_t Address, const void *Decoder) {
  3294. DecodeStatus S = MCDisassembler::Success;
  3295. unsigned Rn = fieldFromInstruction(Val, 9, 4);
  3296. unsigned imm = fieldFromInstruction(Val, 0, 9);
  3297. // Thumb stores cannot use PC as dest register.
  3298. switch (Inst.getOpcode()) {
  3299. case ARM::t2STRT:
  3300. case ARM::t2STRBT:
  3301. case ARM::t2STRHT:
  3302. case ARM::t2STRi8:
  3303. case ARM::t2STRHi8:
  3304. case ARM::t2STRBi8:
  3305. if (Rn == 15)
  3306. return MCDisassembler::Fail;
  3307. break;
  3308. default:
  3309. break;
  3310. }
  3311. // Some instructions always use an additive offset.
  3312. switch (Inst.getOpcode()) {
  3313. case ARM::t2LDRT:
  3314. case ARM::t2LDRBT:
  3315. case ARM::t2LDRHT:
  3316. case ARM::t2LDRSBT:
  3317. case ARM::t2LDRSHT:
  3318. case ARM::t2STRT:
  3319. case ARM::t2STRBT:
  3320. case ARM::t2STRHT:
  3321. imm |= 0x100;
  3322. break;
  3323. default:
  3324. break;
  3325. }
  3326. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3327. return MCDisassembler::Fail;
  3328. if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
  3329. return MCDisassembler::Fail;
  3330. return S;
  3331. }
  3332. static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Insn,
  3333. uint64_t Address, const void *Decoder) {
  3334. DecodeStatus S = MCDisassembler::Success;
  3335. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3336. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3337. unsigned addr = fieldFromInstruction(Insn, 0, 8);
  3338. addr |= fieldFromInstruction(Insn, 9, 1) << 8;
  3339. addr |= Rn << 9;
  3340. unsigned load = fieldFromInstruction(Insn, 20, 1);
  3341. if (Rn == 15) {
  3342. switch (Inst.getOpcode()) {
  3343. case ARM::t2LDR_PRE:
  3344. case ARM::t2LDR_POST:
  3345. Inst.setOpcode(ARM::t2LDRpci);
  3346. break;
  3347. case ARM::t2LDRB_PRE:
  3348. case ARM::t2LDRB_POST:
  3349. Inst.setOpcode(ARM::t2LDRBpci);
  3350. break;
  3351. case ARM::t2LDRH_PRE:
  3352. case ARM::t2LDRH_POST:
  3353. Inst.setOpcode(ARM::t2LDRHpci);
  3354. break;
  3355. case ARM::t2LDRSB_PRE:
  3356. case ARM::t2LDRSB_POST:
  3357. if (Rt == 15)
  3358. Inst.setOpcode(ARM::t2PLIpci);
  3359. else
  3360. Inst.setOpcode(ARM::t2LDRSBpci);
  3361. break;
  3362. case ARM::t2LDRSH_PRE:
  3363. case ARM::t2LDRSH_POST:
  3364. Inst.setOpcode(ARM::t2LDRSHpci);
  3365. break;
  3366. default:
  3367. return MCDisassembler::Fail;
  3368. }
  3369. return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
  3370. }
  3371. if (!load) {
  3372. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3373. return MCDisassembler::Fail;
  3374. }
  3375. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3376. return MCDisassembler::Fail;
  3377. if (load) {
  3378. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3379. return MCDisassembler::Fail;
  3380. }
  3381. if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
  3382. return MCDisassembler::Fail;
  3383. return S;
  3384. }
  3385. static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
  3386. uint64_t Address, const void *Decoder) {
  3387. DecodeStatus S = MCDisassembler::Success;
  3388. unsigned Rn = fieldFromInstruction(Val, 13, 4);
  3389. unsigned imm = fieldFromInstruction(Val, 0, 12);
  3390. // Thumb stores cannot use PC as dest register.
  3391. switch (Inst.getOpcode()) {
  3392. case ARM::t2STRi12:
  3393. case ARM::t2STRBi12:
  3394. case ARM::t2STRHi12:
  3395. if (Rn == 15)
  3396. return MCDisassembler::Fail;
  3397. break;
  3398. default:
  3399. break;
  3400. }
  3401. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3402. return MCDisassembler::Fail;
  3403. Inst.addOperand(MCOperand::createImm(imm));
  3404. return S;
  3405. }
  3406. static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Insn,
  3407. uint64_t Address, const void *Decoder) {
  3408. unsigned imm = fieldFromInstruction(Insn, 0, 7);
  3409. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3410. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3411. Inst.addOperand(MCOperand::createImm(imm));
  3412. return MCDisassembler::Success;
  3413. }
  3414. static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
  3415. uint64_t Address, const void *Decoder) {
  3416. DecodeStatus S = MCDisassembler::Success;
  3417. if (Inst.getOpcode() == ARM::tADDrSP) {
  3418. unsigned Rdm = fieldFromInstruction(Insn, 0, 3);
  3419. Rdm |= fieldFromInstruction(Insn, 7, 1) << 3;
  3420. if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
  3421. return MCDisassembler::Fail;
  3422. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3423. if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
  3424. return MCDisassembler::Fail;
  3425. } else if (Inst.getOpcode() == ARM::tADDspr) {
  3426. unsigned Rm = fieldFromInstruction(Insn, 3, 4);
  3427. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3428. Inst.addOperand(MCOperand::createReg(ARM::SP));
  3429. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3430. return MCDisassembler::Fail;
  3431. }
  3432. return S;
  3433. }
  3434. static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn,
  3435. uint64_t Address, const void *Decoder) {
  3436. unsigned imod = fieldFromInstruction(Insn, 4, 1) | 0x2;
  3437. unsigned flags = fieldFromInstruction(Insn, 0, 3);
  3438. Inst.addOperand(MCOperand::createImm(imod));
  3439. Inst.addOperand(MCOperand::createImm(flags));
  3440. return MCDisassembler::Success;
  3441. }
  3442. static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
  3443. uint64_t Address, const void *Decoder) {
  3444. DecodeStatus S = MCDisassembler::Success;
  3445. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3446. unsigned add = fieldFromInstruction(Insn, 4, 1);
  3447. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
  3448. return MCDisassembler::Fail;
  3449. Inst.addOperand(MCOperand::createImm(add));
  3450. return S;
  3451. }
  3452. static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Val,
  3453. uint64_t Address, const void *Decoder) {
  3454. // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
  3455. // Note only one trailing zero not two. Also the J1 and J2 values are from
  3456. // the encoded instruction. So here change to I1 and I2 values via:
  3457. // I1 = NOT(J1 EOR S);
  3458. // I2 = NOT(J2 EOR S);
  3459. // and build the imm32 with two trailing zeros as documented:
  3460. // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
  3461. unsigned S = (Val >> 23) & 1;
  3462. unsigned J1 = (Val >> 22) & 1;
  3463. unsigned J2 = (Val >> 21) & 1;
  3464. unsigned I1 = !(J1 ^ S);
  3465. unsigned I2 = !(J2 ^ S);
  3466. unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
  3467. int imm32 = SignExtend32<25>(tmp << 1);
  3468. if (!tryAddingSymbolicOperand(Address,
  3469. (Address & ~2u) + imm32 + 4,
  3470. true, 4, Inst, Decoder))
  3471. Inst.addOperand(MCOperand::createImm(imm32));
  3472. return MCDisassembler::Success;
  3473. }
  3474. static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Val,
  3475. uint64_t Address, const void *Decoder) {
  3476. if (Val == 0xA || Val == 0xB)
  3477. return MCDisassembler::Fail;
  3478. const FeatureBitset &featureBits =
  3479. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3480. if (featureBits[ARM::HasV8Ops] && !(Val == 14 || Val == 15))
  3481. return MCDisassembler::Fail;
  3482. Inst.addOperand(MCOperand::createImm(Val));
  3483. return MCDisassembler::Success;
  3484. }
  3485. static DecodeStatus
  3486. DecodeThumbTableBranch(MCInst &Inst, unsigned Insn,
  3487. uint64_t Address, const void *Decoder) {
  3488. DecodeStatus S = MCDisassembler::Success;
  3489. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3490. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3491. if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
  3492. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3493. return MCDisassembler::Fail;
  3494. if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3495. return MCDisassembler::Fail;
  3496. return S;
  3497. }
  3498. static DecodeStatus
  3499. DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Insn,
  3500. uint64_t Address, const void *Decoder) {
  3501. DecodeStatus S = MCDisassembler::Success;
  3502. unsigned pred = fieldFromInstruction(Insn, 22, 4);
  3503. if (pred == 0xE || pred == 0xF) {
  3504. unsigned opc = fieldFromInstruction(Insn, 4, 28);
  3505. switch (opc) {
  3506. default:
  3507. return MCDisassembler::Fail;
  3508. case 0xf3bf8f4:
  3509. Inst.setOpcode(ARM::t2DSB);
  3510. break;
  3511. case 0xf3bf8f5:
  3512. Inst.setOpcode(ARM::t2DMB);
  3513. break;
  3514. case 0xf3bf8f6:
  3515. Inst.setOpcode(ARM::t2ISB);
  3516. break;
  3517. }
  3518. unsigned imm = fieldFromInstruction(Insn, 0, 4);
  3519. return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
  3520. }
  3521. unsigned brtarget = fieldFromInstruction(Insn, 0, 11) << 1;
  3522. brtarget |= fieldFromInstruction(Insn, 11, 1) << 19;
  3523. brtarget |= fieldFromInstruction(Insn, 13, 1) << 18;
  3524. brtarget |= fieldFromInstruction(Insn, 16, 6) << 12;
  3525. brtarget |= fieldFromInstruction(Insn, 26, 1) << 20;
  3526. if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
  3527. return MCDisassembler::Fail;
  3528. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3529. return MCDisassembler::Fail;
  3530. return S;
  3531. }
  3532. // Decode a shifted immediate operand. These basically consist
  3533. // of an 8-bit value, and a 4-bit directive that specifies either
  3534. // a splat operation or a rotation.
  3535. static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val,
  3536. uint64_t Address, const void *Decoder) {
  3537. unsigned ctrl = fieldFromInstruction(Val, 10, 2);
  3538. if (ctrl == 0) {
  3539. unsigned byte = fieldFromInstruction(Val, 8, 2);
  3540. unsigned imm = fieldFromInstruction(Val, 0, 8);
  3541. switch (byte) {
  3542. case 0:
  3543. Inst.addOperand(MCOperand::createImm(imm));
  3544. break;
  3545. case 1:
  3546. Inst.addOperand(MCOperand::createImm((imm << 16) | imm));
  3547. break;
  3548. case 2:
  3549. Inst.addOperand(MCOperand::createImm((imm << 24) | (imm << 8)));
  3550. break;
  3551. case 3:
  3552. Inst.addOperand(MCOperand::createImm((imm << 24) | (imm << 16) |
  3553. (imm << 8) | imm));
  3554. break;
  3555. }
  3556. } else {
  3557. unsigned unrot = fieldFromInstruction(Val, 0, 7) | 0x80;
  3558. unsigned rot = fieldFromInstruction(Val, 7, 5);
  3559. unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
  3560. Inst.addOperand(MCOperand::createImm(imm));
  3561. }
  3562. return MCDisassembler::Success;
  3563. }
  3564. static DecodeStatus
  3565. DecodeThumbBCCTargetOperand(MCInst &Inst, unsigned Val,
  3566. uint64_t Address, const void *Decoder) {
  3567. if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<9>(Val<<1) + 4,
  3568. true, 2, Inst, Decoder))
  3569. Inst.addOperand(MCOperand::createImm(SignExtend32<9>(Val << 1)));
  3570. return MCDisassembler::Success;
  3571. }
  3572. static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val,
  3573. uint64_t Address,
  3574. const void *Decoder) {
  3575. // Val is passed in as S:J1:J2:imm10:imm11
  3576. // Note no trailing zero after imm11. Also the J1 and J2 values are from
  3577. // the encoded instruction. So here change to I1 and I2 values via:
  3578. // I1 = NOT(J1 EOR S);
  3579. // I2 = NOT(J2 EOR S);
  3580. // and build the imm32 with one trailing zero as documented:
  3581. // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
  3582. unsigned S = (Val >> 23) & 1;
  3583. unsigned J1 = (Val >> 22) & 1;
  3584. unsigned J2 = (Val >> 21) & 1;
  3585. unsigned I1 = !(J1 ^ S);
  3586. unsigned I2 = !(J2 ^ S);
  3587. unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
  3588. int imm32 = SignExtend32<25>(tmp << 1);
  3589. if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
  3590. true, 4, Inst, Decoder))
  3591. Inst.addOperand(MCOperand::createImm(imm32));
  3592. return MCDisassembler::Success;
  3593. }
  3594. static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Val,
  3595. uint64_t Address, const void *Decoder) {
  3596. if (Val & ~0xf)
  3597. return MCDisassembler::Fail;
  3598. Inst.addOperand(MCOperand::createImm(Val));
  3599. return MCDisassembler::Success;
  3600. }
  3601. static DecodeStatus DecodeInstSyncBarrierOption(MCInst &Inst, unsigned Val,
  3602. uint64_t Address, const void *Decoder) {
  3603. if (Val & ~0xf)
  3604. return MCDisassembler::Fail;
  3605. Inst.addOperand(MCOperand::createImm(Val));
  3606. return MCDisassembler::Success;
  3607. }
  3608. static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Val,
  3609. uint64_t Address, const void *Decoder) {
  3610. DecodeStatus S = MCDisassembler::Success;
  3611. const FeatureBitset &FeatureBits =
  3612. ((const MCDisassembler*)Decoder)->getSubtargetInfo().getFeatureBits();
  3613. if (FeatureBits[ARM::FeatureMClass]) {
  3614. unsigned ValLow = Val & 0xff;
  3615. // Validate the SYSm value first.
  3616. switch (ValLow) {
  3617. case 0: // apsr
  3618. case 1: // iapsr
  3619. case 2: // eapsr
  3620. case 3: // xpsr
  3621. case 5: // ipsr
  3622. case 6: // epsr
  3623. case 7: // iepsr
  3624. case 8: // msp
  3625. case 9: // psp
  3626. case 16: // primask
  3627. case 20: // control
  3628. break;
  3629. case 17: // basepri
  3630. case 18: // basepri_max
  3631. case 19: // faultmask
  3632. if (!(FeatureBits[ARM::HasV7Ops]))
  3633. // Values basepri, basepri_max and faultmask are only valid for v7m.
  3634. return MCDisassembler::Fail;
  3635. break;
  3636. case 0x8a: // msplim_ns
  3637. case 0x8b: // psplim_ns
  3638. case 0x91: // basepri_ns
  3639. case 0x92: // basepri_max_ns
  3640. case 0x93: // faultmask_ns
  3641. if (!(FeatureBits[ARM::HasV8MMainlineOps]))
  3642. return MCDisassembler::Fail;
  3643. LLVM_FALLTHROUGH;
  3644. case 10: // msplim
  3645. case 11: // psplim
  3646. case 0x88: // msp_ns
  3647. case 0x89: // psp_ns
  3648. case 0x90: // primask_ns
  3649. case 0x94: // control_ns
  3650. case 0x98: // sp_ns
  3651. if (!(FeatureBits[ARM::Feature8MSecExt]))
  3652. return MCDisassembler::Fail;
  3653. break;
  3654. default:
  3655. return MCDisassembler::Fail;
  3656. }
  3657. if (Inst.getOpcode() == ARM::t2MSR_M) {
  3658. unsigned Mask = fieldFromInstruction(Val, 10, 2);
  3659. if (!(FeatureBits[ARM::HasV7Ops])) {
  3660. // The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
  3661. // unpredictable.
  3662. if (Mask != 2)
  3663. S = MCDisassembler::SoftFail;
  3664. }
  3665. else {
  3666. // The ARMv7-M architecture stores an additional 2-bit mask value in
  3667. // MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
  3668. // xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
  3669. // the NZCVQ bits should be moved by the instruction. Bit mask{0}
  3670. // indicates the move for the GE{3:0} bits, the mask{0} bit can be set
  3671. // only if the processor includes the DSP extension.
  3672. if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
  3673. (!(FeatureBits[ARM::FeatureDSP]) && (Mask & 1)))
  3674. S = MCDisassembler::SoftFail;
  3675. }
  3676. }
  3677. } else {
  3678. // A/R class
  3679. if (Val == 0)
  3680. return MCDisassembler::Fail;
  3681. }
  3682. Inst.addOperand(MCOperand::createImm(Val));
  3683. return S;
  3684. }
  3685. static DecodeStatus DecodeBankedReg(MCInst &Inst, unsigned Val,
  3686. uint64_t Address, const void *Decoder) {
  3687. unsigned R = fieldFromInstruction(Val, 5, 1);
  3688. unsigned SysM = fieldFromInstruction(Val, 0, 5);
  3689. // The table of encodings for these banked registers comes from B9.2.3 of the
  3690. // ARM ARM. There are patterns, but nothing regular enough to make this logic
  3691. // neater. So by fiat, these values are UNPREDICTABLE:
  3692. if (!R) {
  3693. if (SysM == 0x7 || SysM == 0xf || SysM == 0x18 || SysM == 0x19 ||
  3694. SysM == 0x1a || SysM == 0x1b)
  3695. return MCDisassembler::SoftFail;
  3696. } else {
  3697. if (SysM != 0xe && SysM != 0x10 && SysM != 0x12 && SysM != 0x14 &&
  3698. SysM != 0x16 && SysM != 0x1c && SysM != 0x1e)
  3699. return MCDisassembler::SoftFail;
  3700. }
  3701. Inst.addOperand(MCOperand::createImm(Val));
  3702. return MCDisassembler::Success;
  3703. }
  3704. static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
  3705. uint64_t Address, const void *Decoder) {
  3706. DecodeStatus S = MCDisassembler::Success;
  3707. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3708. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3709. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  3710. if (Rn == 0xF)
  3711. S = MCDisassembler::SoftFail;
  3712. if (!Check(S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
  3713. return MCDisassembler::Fail;
  3714. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3715. return MCDisassembler::Fail;
  3716. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3717. return MCDisassembler::Fail;
  3718. return S;
  3719. }
  3720. static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
  3721. uint64_t Address,
  3722. const void *Decoder) {
  3723. DecodeStatus S = MCDisassembler::Success;
  3724. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3725. unsigned Rt = fieldFromInstruction(Insn, 0, 4);
  3726. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3727. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  3728. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
  3729. return MCDisassembler::Fail;
  3730. if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt+1)
  3731. S = MCDisassembler::SoftFail;
  3732. if (!Check(S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
  3733. return MCDisassembler::Fail;
  3734. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3735. return MCDisassembler::Fail;
  3736. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3737. return MCDisassembler::Fail;
  3738. return S;
  3739. }
  3740. static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
  3741. uint64_t Address, const void *Decoder) {
  3742. DecodeStatus S = MCDisassembler::Success;
  3743. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3744. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3745. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  3746. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  3747. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  3748. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  3749. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  3750. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3751. return MCDisassembler::Fail;
  3752. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3753. return MCDisassembler::Fail;
  3754. if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
  3755. return MCDisassembler::Fail;
  3756. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3757. return MCDisassembler::Fail;
  3758. return S;
  3759. }
  3760. static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
  3761. uint64_t Address, const void *Decoder) {
  3762. DecodeStatus S = MCDisassembler::Success;
  3763. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3764. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3765. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  3766. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  3767. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  3768. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  3769. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3770. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  3771. if (Rm == 0xF) S = MCDisassembler::SoftFail;
  3772. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3773. return MCDisassembler::Fail;
  3774. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3775. return MCDisassembler::Fail;
  3776. if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
  3777. return MCDisassembler::Fail;
  3778. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3779. return MCDisassembler::Fail;
  3780. return S;
  3781. }
  3782. static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
  3783. uint64_t Address, const void *Decoder) {
  3784. DecodeStatus S = MCDisassembler::Success;
  3785. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3786. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3787. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  3788. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  3789. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  3790. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  3791. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  3792. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3793. return MCDisassembler::Fail;
  3794. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3795. return MCDisassembler::Fail;
  3796. if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
  3797. return MCDisassembler::Fail;
  3798. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3799. return MCDisassembler::Fail;
  3800. return S;
  3801. }
  3802. static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
  3803. uint64_t Address, const void *Decoder) {
  3804. DecodeStatus S = MCDisassembler::Success;
  3805. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3806. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  3807. unsigned imm = fieldFromInstruction(Insn, 0, 12);
  3808. imm |= fieldFromInstruction(Insn, 16, 4) << 13;
  3809. imm |= fieldFromInstruction(Insn, 23, 1) << 12;
  3810. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  3811. if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
  3812. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3813. return MCDisassembler::Fail;
  3814. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
  3815. return MCDisassembler::Fail;
  3816. if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
  3817. return MCDisassembler::Fail;
  3818. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  3819. return MCDisassembler::Fail;
  3820. return S;
  3821. }
  3822. static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn,
  3823. uint64_t Address, const void *Decoder) {
  3824. DecodeStatus S = MCDisassembler::Success;
  3825. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3826. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3827. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3828. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3829. unsigned size = fieldFromInstruction(Insn, 10, 2);
  3830. unsigned align = 0;
  3831. unsigned index = 0;
  3832. switch (size) {
  3833. default:
  3834. return MCDisassembler::Fail;
  3835. case 0:
  3836. if (fieldFromInstruction(Insn, 4, 1))
  3837. return MCDisassembler::Fail; // UNDEFINED
  3838. index = fieldFromInstruction(Insn, 5, 3);
  3839. break;
  3840. case 1:
  3841. if (fieldFromInstruction(Insn, 5, 1))
  3842. return MCDisassembler::Fail; // UNDEFINED
  3843. index = fieldFromInstruction(Insn, 6, 2);
  3844. if (fieldFromInstruction(Insn, 4, 1))
  3845. align = 2;
  3846. break;
  3847. case 2:
  3848. if (fieldFromInstruction(Insn, 6, 1))
  3849. return MCDisassembler::Fail; // UNDEFINED
  3850. index = fieldFromInstruction(Insn, 7, 1);
  3851. switch (fieldFromInstruction(Insn, 4, 2)) {
  3852. case 0 :
  3853. align = 0; break;
  3854. case 3:
  3855. align = 4; break;
  3856. default:
  3857. return MCDisassembler::Fail;
  3858. }
  3859. break;
  3860. }
  3861. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3862. return MCDisassembler::Fail;
  3863. if (Rm != 0xF) { // Writeback
  3864. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3865. return MCDisassembler::Fail;
  3866. }
  3867. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3868. return MCDisassembler::Fail;
  3869. Inst.addOperand(MCOperand::createImm(align));
  3870. if (Rm != 0xF) {
  3871. if (Rm != 0xD) {
  3872. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3873. return MCDisassembler::Fail;
  3874. } else
  3875. Inst.addOperand(MCOperand::createReg(0));
  3876. }
  3877. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3878. return MCDisassembler::Fail;
  3879. Inst.addOperand(MCOperand::createImm(index));
  3880. return S;
  3881. }
  3882. static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn,
  3883. uint64_t Address, const void *Decoder) {
  3884. DecodeStatus S = MCDisassembler::Success;
  3885. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3886. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3887. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3888. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3889. unsigned size = fieldFromInstruction(Insn, 10, 2);
  3890. unsigned align = 0;
  3891. unsigned index = 0;
  3892. switch (size) {
  3893. default:
  3894. return MCDisassembler::Fail;
  3895. case 0:
  3896. if (fieldFromInstruction(Insn, 4, 1))
  3897. return MCDisassembler::Fail; // UNDEFINED
  3898. index = fieldFromInstruction(Insn, 5, 3);
  3899. break;
  3900. case 1:
  3901. if (fieldFromInstruction(Insn, 5, 1))
  3902. return MCDisassembler::Fail; // UNDEFINED
  3903. index = fieldFromInstruction(Insn, 6, 2);
  3904. if (fieldFromInstruction(Insn, 4, 1))
  3905. align = 2;
  3906. break;
  3907. case 2:
  3908. if (fieldFromInstruction(Insn, 6, 1))
  3909. return MCDisassembler::Fail; // UNDEFINED
  3910. index = fieldFromInstruction(Insn, 7, 1);
  3911. switch (fieldFromInstruction(Insn, 4, 2)) {
  3912. case 0:
  3913. align = 0; break;
  3914. case 3:
  3915. align = 4; break;
  3916. default:
  3917. return MCDisassembler::Fail;
  3918. }
  3919. break;
  3920. }
  3921. if (Rm != 0xF) { // Writeback
  3922. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3923. return MCDisassembler::Fail;
  3924. }
  3925. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3926. return MCDisassembler::Fail;
  3927. Inst.addOperand(MCOperand::createImm(align));
  3928. if (Rm != 0xF) {
  3929. if (Rm != 0xD) {
  3930. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3931. return MCDisassembler::Fail;
  3932. } else
  3933. Inst.addOperand(MCOperand::createReg(0));
  3934. }
  3935. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3936. return MCDisassembler::Fail;
  3937. Inst.addOperand(MCOperand::createImm(index));
  3938. return S;
  3939. }
  3940. static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn,
  3941. uint64_t Address, const void *Decoder) {
  3942. DecodeStatus S = MCDisassembler::Success;
  3943. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  3944. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  3945. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  3946. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  3947. unsigned size = fieldFromInstruction(Insn, 10, 2);
  3948. unsigned align = 0;
  3949. unsigned index = 0;
  3950. unsigned inc = 1;
  3951. switch (size) {
  3952. default:
  3953. return MCDisassembler::Fail;
  3954. case 0:
  3955. index = fieldFromInstruction(Insn, 5, 3);
  3956. if (fieldFromInstruction(Insn, 4, 1))
  3957. align = 2;
  3958. break;
  3959. case 1:
  3960. index = fieldFromInstruction(Insn, 6, 2);
  3961. if (fieldFromInstruction(Insn, 4, 1))
  3962. align = 4;
  3963. if (fieldFromInstruction(Insn, 5, 1))
  3964. inc = 2;
  3965. break;
  3966. case 2:
  3967. if (fieldFromInstruction(Insn, 5, 1))
  3968. return MCDisassembler::Fail; // UNDEFINED
  3969. index = fieldFromInstruction(Insn, 7, 1);
  3970. if (fieldFromInstruction(Insn, 4, 1) != 0)
  3971. align = 8;
  3972. if (fieldFromInstruction(Insn, 6, 1))
  3973. inc = 2;
  3974. break;
  3975. }
  3976. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3977. return MCDisassembler::Fail;
  3978. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3979. return MCDisassembler::Fail;
  3980. if (Rm != 0xF) { // Writeback
  3981. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3982. return MCDisassembler::Fail;
  3983. }
  3984. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  3985. return MCDisassembler::Fail;
  3986. Inst.addOperand(MCOperand::createImm(align));
  3987. if (Rm != 0xF) {
  3988. if (Rm != 0xD) {
  3989. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  3990. return MCDisassembler::Fail;
  3991. } else
  3992. Inst.addOperand(MCOperand::createReg(0));
  3993. }
  3994. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  3995. return MCDisassembler::Fail;
  3996. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  3997. return MCDisassembler::Fail;
  3998. Inst.addOperand(MCOperand::createImm(index));
  3999. return S;
  4000. }
  4001. static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn,
  4002. uint64_t Address, const void *Decoder) {
  4003. DecodeStatus S = MCDisassembler::Success;
  4004. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4005. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4006. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4007. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4008. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4009. unsigned align = 0;
  4010. unsigned index = 0;
  4011. unsigned inc = 1;
  4012. switch (size) {
  4013. default:
  4014. return MCDisassembler::Fail;
  4015. case 0:
  4016. index = fieldFromInstruction(Insn, 5, 3);
  4017. if (fieldFromInstruction(Insn, 4, 1))
  4018. align = 2;
  4019. break;
  4020. case 1:
  4021. index = fieldFromInstruction(Insn, 6, 2);
  4022. if (fieldFromInstruction(Insn, 4, 1))
  4023. align = 4;
  4024. if (fieldFromInstruction(Insn, 5, 1))
  4025. inc = 2;
  4026. break;
  4027. case 2:
  4028. if (fieldFromInstruction(Insn, 5, 1))
  4029. return MCDisassembler::Fail; // UNDEFINED
  4030. index = fieldFromInstruction(Insn, 7, 1);
  4031. if (fieldFromInstruction(Insn, 4, 1) != 0)
  4032. align = 8;
  4033. if (fieldFromInstruction(Insn, 6, 1))
  4034. inc = 2;
  4035. break;
  4036. }
  4037. if (Rm != 0xF) { // Writeback
  4038. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4039. return MCDisassembler::Fail;
  4040. }
  4041. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4042. return MCDisassembler::Fail;
  4043. Inst.addOperand(MCOperand::createImm(align));
  4044. if (Rm != 0xF) {
  4045. if (Rm != 0xD) {
  4046. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4047. return MCDisassembler::Fail;
  4048. } else
  4049. Inst.addOperand(MCOperand::createReg(0));
  4050. }
  4051. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4052. return MCDisassembler::Fail;
  4053. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4054. return MCDisassembler::Fail;
  4055. Inst.addOperand(MCOperand::createImm(index));
  4056. return S;
  4057. }
  4058. static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn,
  4059. uint64_t Address, const void *Decoder) {
  4060. DecodeStatus S = MCDisassembler::Success;
  4061. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4062. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4063. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4064. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4065. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4066. unsigned align = 0;
  4067. unsigned index = 0;
  4068. unsigned inc = 1;
  4069. switch (size) {
  4070. default:
  4071. return MCDisassembler::Fail;
  4072. case 0:
  4073. if (fieldFromInstruction(Insn, 4, 1))
  4074. return MCDisassembler::Fail; // UNDEFINED
  4075. index = fieldFromInstruction(Insn, 5, 3);
  4076. break;
  4077. case 1:
  4078. if (fieldFromInstruction(Insn, 4, 1))
  4079. return MCDisassembler::Fail; // UNDEFINED
  4080. index = fieldFromInstruction(Insn, 6, 2);
  4081. if (fieldFromInstruction(Insn, 5, 1))
  4082. inc = 2;
  4083. break;
  4084. case 2:
  4085. if (fieldFromInstruction(Insn, 4, 2))
  4086. return MCDisassembler::Fail; // UNDEFINED
  4087. index = fieldFromInstruction(Insn, 7, 1);
  4088. if (fieldFromInstruction(Insn, 6, 1))
  4089. inc = 2;
  4090. break;
  4091. }
  4092. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4093. return MCDisassembler::Fail;
  4094. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4095. return MCDisassembler::Fail;
  4096. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4097. return MCDisassembler::Fail;
  4098. if (Rm != 0xF) { // Writeback
  4099. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4100. return MCDisassembler::Fail;
  4101. }
  4102. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4103. return MCDisassembler::Fail;
  4104. Inst.addOperand(MCOperand::createImm(align));
  4105. if (Rm != 0xF) {
  4106. if (Rm != 0xD) {
  4107. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4108. return MCDisassembler::Fail;
  4109. } else
  4110. Inst.addOperand(MCOperand::createReg(0));
  4111. }
  4112. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4113. return MCDisassembler::Fail;
  4114. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4115. return MCDisassembler::Fail;
  4116. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4117. return MCDisassembler::Fail;
  4118. Inst.addOperand(MCOperand::createImm(index));
  4119. return S;
  4120. }
  4121. static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn,
  4122. uint64_t Address, const void *Decoder) {
  4123. DecodeStatus S = MCDisassembler::Success;
  4124. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4125. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4126. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4127. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4128. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4129. unsigned align = 0;
  4130. unsigned index = 0;
  4131. unsigned inc = 1;
  4132. switch (size) {
  4133. default:
  4134. return MCDisassembler::Fail;
  4135. case 0:
  4136. if (fieldFromInstruction(Insn, 4, 1))
  4137. return MCDisassembler::Fail; // UNDEFINED
  4138. index = fieldFromInstruction(Insn, 5, 3);
  4139. break;
  4140. case 1:
  4141. if (fieldFromInstruction(Insn, 4, 1))
  4142. return MCDisassembler::Fail; // UNDEFINED
  4143. index = fieldFromInstruction(Insn, 6, 2);
  4144. if (fieldFromInstruction(Insn, 5, 1))
  4145. inc = 2;
  4146. break;
  4147. case 2:
  4148. if (fieldFromInstruction(Insn, 4, 2))
  4149. return MCDisassembler::Fail; // UNDEFINED
  4150. index = fieldFromInstruction(Insn, 7, 1);
  4151. if (fieldFromInstruction(Insn, 6, 1))
  4152. inc = 2;
  4153. break;
  4154. }
  4155. if (Rm != 0xF) { // Writeback
  4156. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4157. return MCDisassembler::Fail;
  4158. }
  4159. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4160. return MCDisassembler::Fail;
  4161. Inst.addOperand(MCOperand::createImm(align));
  4162. if (Rm != 0xF) {
  4163. if (Rm != 0xD) {
  4164. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4165. return MCDisassembler::Fail;
  4166. } else
  4167. Inst.addOperand(MCOperand::createReg(0));
  4168. }
  4169. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4170. return MCDisassembler::Fail;
  4171. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4172. return MCDisassembler::Fail;
  4173. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4174. return MCDisassembler::Fail;
  4175. Inst.addOperand(MCOperand::createImm(index));
  4176. return S;
  4177. }
  4178. static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn,
  4179. uint64_t Address, const void *Decoder) {
  4180. DecodeStatus S = MCDisassembler::Success;
  4181. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4182. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4183. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4184. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4185. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4186. unsigned align = 0;
  4187. unsigned index = 0;
  4188. unsigned inc = 1;
  4189. switch (size) {
  4190. default:
  4191. return MCDisassembler::Fail;
  4192. case 0:
  4193. if (fieldFromInstruction(Insn, 4, 1))
  4194. align = 4;
  4195. index = fieldFromInstruction(Insn, 5, 3);
  4196. break;
  4197. case 1:
  4198. if (fieldFromInstruction(Insn, 4, 1))
  4199. align = 8;
  4200. index = fieldFromInstruction(Insn, 6, 2);
  4201. if (fieldFromInstruction(Insn, 5, 1))
  4202. inc = 2;
  4203. break;
  4204. case 2:
  4205. switch (fieldFromInstruction(Insn, 4, 2)) {
  4206. case 0:
  4207. align = 0; break;
  4208. case 3:
  4209. return MCDisassembler::Fail;
  4210. default:
  4211. align = 4 << fieldFromInstruction(Insn, 4, 2); break;
  4212. }
  4213. index = fieldFromInstruction(Insn, 7, 1);
  4214. if (fieldFromInstruction(Insn, 6, 1))
  4215. inc = 2;
  4216. break;
  4217. }
  4218. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4219. return MCDisassembler::Fail;
  4220. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4221. return MCDisassembler::Fail;
  4222. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4223. return MCDisassembler::Fail;
  4224. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  4225. return MCDisassembler::Fail;
  4226. if (Rm != 0xF) { // Writeback
  4227. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4228. return MCDisassembler::Fail;
  4229. }
  4230. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4231. return MCDisassembler::Fail;
  4232. Inst.addOperand(MCOperand::createImm(align));
  4233. if (Rm != 0xF) {
  4234. if (Rm != 0xD) {
  4235. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4236. return MCDisassembler::Fail;
  4237. } else
  4238. Inst.addOperand(MCOperand::createReg(0));
  4239. }
  4240. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4241. return MCDisassembler::Fail;
  4242. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4243. return MCDisassembler::Fail;
  4244. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4245. return MCDisassembler::Fail;
  4246. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  4247. return MCDisassembler::Fail;
  4248. Inst.addOperand(MCOperand::createImm(index));
  4249. return S;
  4250. }
  4251. static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn,
  4252. uint64_t Address, const void *Decoder) {
  4253. DecodeStatus S = MCDisassembler::Success;
  4254. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4255. unsigned Rm = fieldFromInstruction(Insn, 0, 4);
  4256. unsigned Rd = fieldFromInstruction(Insn, 12, 4);
  4257. Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
  4258. unsigned size = fieldFromInstruction(Insn, 10, 2);
  4259. unsigned align = 0;
  4260. unsigned index = 0;
  4261. unsigned inc = 1;
  4262. switch (size) {
  4263. default:
  4264. return MCDisassembler::Fail;
  4265. case 0:
  4266. if (fieldFromInstruction(Insn, 4, 1))
  4267. align = 4;
  4268. index = fieldFromInstruction(Insn, 5, 3);
  4269. break;
  4270. case 1:
  4271. if (fieldFromInstruction(Insn, 4, 1))
  4272. align = 8;
  4273. index = fieldFromInstruction(Insn, 6, 2);
  4274. if (fieldFromInstruction(Insn, 5, 1))
  4275. inc = 2;
  4276. break;
  4277. case 2:
  4278. switch (fieldFromInstruction(Insn, 4, 2)) {
  4279. case 0:
  4280. align = 0; break;
  4281. case 3:
  4282. return MCDisassembler::Fail;
  4283. default:
  4284. align = 4 << fieldFromInstruction(Insn, 4, 2); break;
  4285. }
  4286. index = fieldFromInstruction(Insn, 7, 1);
  4287. if (fieldFromInstruction(Insn, 6, 1))
  4288. inc = 2;
  4289. break;
  4290. }
  4291. if (Rm != 0xF) { // Writeback
  4292. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4293. return MCDisassembler::Fail;
  4294. }
  4295. if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4296. return MCDisassembler::Fail;
  4297. Inst.addOperand(MCOperand::createImm(align));
  4298. if (Rm != 0xF) {
  4299. if (Rm != 0xD) {
  4300. if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
  4301. return MCDisassembler::Fail;
  4302. } else
  4303. Inst.addOperand(MCOperand::createReg(0));
  4304. }
  4305. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
  4306. return MCDisassembler::Fail;
  4307. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
  4308. return MCDisassembler::Fail;
  4309. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
  4310. return MCDisassembler::Fail;
  4311. if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
  4312. return MCDisassembler::Fail;
  4313. Inst.addOperand(MCOperand::createImm(index));
  4314. return S;
  4315. }
  4316. static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn,
  4317. uint64_t Address, const void *Decoder) {
  4318. DecodeStatus S = MCDisassembler::Success;
  4319. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4320. unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
  4321. unsigned Rm = fieldFromInstruction(Insn, 5, 1);
  4322. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4323. Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
  4324. if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
  4325. S = MCDisassembler::SoftFail;
  4326. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
  4327. return MCDisassembler::Fail;
  4328. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
  4329. return MCDisassembler::Fail;
  4330. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
  4331. return MCDisassembler::Fail;
  4332. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
  4333. return MCDisassembler::Fail;
  4334. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4335. return MCDisassembler::Fail;
  4336. return S;
  4337. }
  4338. static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn,
  4339. uint64_t Address, const void *Decoder) {
  4340. DecodeStatus S = MCDisassembler::Success;
  4341. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4342. unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
  4343. unsigned Rm = fieldFromInstruction(Insn, 5, 1);
  4344. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4345. Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
  4346. if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
  4347. S = MCDisassembler::SoftFail;
  4348. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
  4349. return MCDisassembler::Fail;
  4350. if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
  4351. return MCDisassembler::Fail;
  4352. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
  4353. return MCDisassembler::Fail;
  4354. if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
  4355. return MCDisassembler::Fail;
  4356. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4357. return MCDisassembler::Fail;
  4358. return S;
  4359. }
  4360. static DecodeStatus DecodeIT(MCInst &Inst, unsigned Insn,
  4361. uint64_t Address, const void *Decoder) {
  4362. DecodeStatus S = MCDisassembler::Success;
  4363. unsigned pred = fieldFromInstruction(Insn, 4, 4);
  4364. unsigned mask = fieldFromInstruction(Insn, 0, 4);
  4365. if (pred == 0xF) {
  4366. pred = 0xE;
  4367. S = MCDisassembler::SoftFail;
  4368. }
  4369. if (mask == 0x0)
  4370. return MCDisassembler::Fail;
  4371. Inst.addOperand(MCOperand::createImm(pred));
  4372. Inst.addOperand(MCOperand::createImm(mask));
  4373. return S;
  4374. }
  4375. static DecodeStatus
  4376. DecodeT2LDRDPreInstruction(MCInst &Inst, unsigned Insn,
  4377. uint64_t Address, const void *Decoder) {
  4378. DecodeStatus S = MCDisassembler::Success;
  4379. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4380. unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
  4381. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4382. unsigned addr = fieldFromInstruction(Insn, 0, 8);
  4383. unsigned W = fieldFromInstruction(Insn, 21, 1);
  4384. unsigned U = fieldFromInstruction(Insn, 23, 1);
  4385. unsigned P = fieldFromInstruction(Insn, 24, 1);
  4386. bool writeback = (W == 1) | (P == 0);
  4387. addr |= (U << 8) | (Rn << 9);
  4388. if (writeback && (Rn == Rt || Rn == Rt2))
  4389. Check(S, MCDisassembler::SoftFail);
  4390. if (Rt == Rt2)
  4391. Check(S, MCDisassembler::SoftFail);
  4392. // Rt
  4393. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4394. return MCDisassembler::Fail;
  4395. // Rt2
  4396. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  4397. return MCDisassembler::Fail;
  4398. // Writeback operand
  4399. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4400. return MCDisassembler::Fail;
  4401. // addr
  4402. if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
  4403. return MCDisassembler::Fail;
  4404. return S;
  4405. }
  4406. static DecodeStatus
  4407. DecodeT2STRDPreInstruction(MCInst &Inst, unsigned Insn,
  4408. uint64_t Address, const void *Decoder) {
  4409. DecodeStatus S = MCDisassembler::Success;
  4410. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4411. unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
  4412. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4413. unsigned addr = fieldFromInstruction(Insn, 0, 8);
  4414. unsigned W = fieldFromInstruction(Insn, 21, 1);
  4415. unsigned U = fieldFromInstruction(Insn, 23, 1);
  4416. unsigned P = fieldFromInstruction(Insn, 24, 1);
  4417. bool writeback = (W == 1) | (P == 0);
  4418. addr |= (U << 8) | (Rn << 9);
  4419. if (writeback && (Rn == Rt || Rn == Rt2))
  4420. Check(S, MCDisassembler::SoftFail);
  4421. // Writeback operand
  4422. if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
  4423. return MCDisassembler::Fail;
  4424. // Rt
  4425. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
  4426. return MCDisassembler::Fail;
  4427. // Rt2
  4428. if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
  4429. return MCDisassembler::Fail;
  4430. // addr
  4431. if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
  4432. return MCDisassembler::Fail;
  4433. return S;
  4434. }
  4435. static DecodeStatus DecodeT2Adr(MCInst &Inst, uint32_t Insn,
  4436. uint64_t Address, const void *Decoder) {
  4437. unsigned sign1 = fieldFromInstruction(Insn, 21, 1);
  4438. unsigned sign2 = fieldFromInstruction(Insn, 23, 1);
  4439. if (sign1 != sign2) return MCDisassembler::Fail;
  4440. unsigned Val = fieldFromInstruction(Insn, 0, 8);
  4441. Val |= fieldFromInstruction(Insn, 12, 3) << 8;
  4442. Val |= fieldFromInstruction(Insn, 26, 1) << 11;
  4443. Val |= sign1 << 12;
  4444. Inst.addOperand(MCOperand::createImm(SignExtend32<13>(Val)));
  4445. return MCDisassembler::Success;
  4446. }
  4447. static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, uint32_t Val,
  4448. uint64_t Address,
  4449. const void *Decoder) {
  4450. DecodeStatus S = MCDisassembler::Success;
  4451. // Shift of "asr #32" is not allowed in Thumb2 mode.
  4452. if (Val == 0x20) S = MCDisassembler::Fail;
  4453. Inst.addOperand(MCOperand::createImm(Val));
  4454. return S;
  4455. }
  4456. static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn,
  4457. uint64_t Address, const void *Decoder) {
  4458. unsigned Rt = fieldFromInstruction(Insn, 12, 4);
  4459. unsigned Rt2 = fieldFromInstruction(Insn, 0, 4);
  4460. unsigned Rn = fieldFromInstruction(Insn, 16, 4);
  4461. unsigned pred = fieldFromInstruction(Insn, 28, 4);
  4462. if (pred == 0xF)
  4463. return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
  4464. DecodeStatus S = MCDisassembler::Success;
  4465. if (Rt == Rn || Rn == Rt2)
  4466. S = MCDisassembler::SoftFail;
  4467. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  4468. return MCDisassembler::Fail;
  4469. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  4470. return MCDisassembler::Fail;
  4471. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  4472. return MCDisassembler::Fail;
  4473. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4474. return MCDisassembler::Fail;
  4475. return S;
  4476. }
  4477. static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn,
  4478. uint64_t Address, const void *Decoder) {
  4479. const FeatureBitset &featureBits =
  4480. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  4481. bool hasFullFP16 = featureBits[ARM::FeatureFullFP16];
  4482. unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
  4483. Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
  4484. unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
  4485. Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
  4486. unsigned imm = fieldFromInstruction(Insn, 16, 6);
  4487. unsigned cmode = fieldFromInstruction(Insn, 8, 4);
  4488. unsigned op = fieldFromInstruction(Insn, 5, 1);
  4489. DecodeStatus S = MCDisassembler::Success;
  4490. // If the top 3 bits of imm are clear, this is a VMOV (immediate)
  4491. if (!(imm & 0x38)) {
  4492. if (cmode == 0xF) {
  4493. if (op == 1) return MCDisassembler::Fail;
  4494. Inst.setOpcode(ARM::VMOVv2f32);
  4495. }
  4496. if (hasFullFP16) {
  4497. if (cmode == 0xE) {
  4498. if (op == 1) {
  4499. Inst.setOpcode(ARM::VMOVv1i64);
  4500. } else {
  4501. Inst.setOpcode(ARM::VMOVv8i8);
  4502. }
  4503. }
  4504. if (cmode == 0xD) {
  4505. if (op == 1) {
  4506. Inst.setOpcode(ARM::VMVNv2i32);
  4507. } else {
  4508. Inst.setOpcode(ARM::VMOVv2i32);
  4509. }
  4510. }
  4511. if (cmode == 0xC) {
  4512. if (op == 1) {
  4513. Inst.setOpcode(ARM::VMVNv2i32);
  4514. } else {
  4515. Inst.setOpcode(ARM::VMOVv2i32);
  4516. }
  4517. }
  4518. }
  4519. return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
  4520. }
  4521. if (!(imm & 0x20)) return MCDisassembler::Fail;
  4522. if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
  4523. return MCDisassembler::Fail;
  4524. if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
  4525. return MCDisassembler::Fail;
  4526. Inst.addOperand(MCOperand::createImm(64 - imm));
  4527. return S;
  4528. }
  4529. static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn,
  4530. uint64_t Address, const void *Decoder) {
  4531. const FeatureBitset &featureBits =
  4532. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  4533. bool hasFullFP16 = featureBits[ARM::FeatureFullFP16];
  4534. unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
  4535. Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
  4536. unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
  4537. Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
  4538. unsigned imm = fieldFromInstruction(Insn, 16, 6);
  4539. unsigned cmode = fieldFromInstruction(Insn, 8, 4);
  4540. unsigned op = fieldFromInstruction(Insn, 5, 1);
  4541. DecodeStatus S = MCDisassembler::Success;
  4542. // If the top 3 bits of imm are clear, this is a VMOV (immediate)
  4543. if (!(imm & 0x38)) {
  4544. if (cmode == 0xF) {
  4545. if (op == 1) return MCDisassembler::Fail;
  4546. Inst.setOpcode(ARM::VMOVv4f32);
  4547. }
  4548. if (hasFullFP16) {
  4549. if (cmode == 0xE) {
  4550. if (op == 1) {
  4551. Inst.setOpcode(ARM::VMOVv2i64);
  4552. } else {
  4553. Inst.setOpcode(ARM::VMOVv16i8);
  4554. }
  4555. }
  4556. if (cmode == 0xD) {
  4557. if (op == 1) {
  4558. Inst.setOpcode(ARM::VMVNv4i32);
  4559. } else {
  4560. Inst.setOpcode(ARM::VMOVv4i32);
  4561. }
  4562. }
  4563. if (cmode == 0xC) {
  4564. if (op == 1) {
  4565. Inst.setOpcode(ARM::VMVNv4i32);
  4566. } else {
  4567. Inst.setOpcode(ARM::VMOVv4i32);
  4568. }
  4569. }
  4570. }
  4571. return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
  4572. }
  4573. if (!(imm & 0x20)) return MCDisassembler::Fail;
  4574. if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
  4575. return MCDisassembler::Fail;
  4576. if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
  4577. return MCDisassembler::Fail;
  4578. Inst.addOperand(MCOperand::createImm(64 - imm));
  4579. return S;
  4580. }
  4581. static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst &Inst,
  4582. unsigned Insn,
  4583. uint64_t Address,
  4584. const void *Decoder) {
  4585. unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
  4586. Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
  4587. unsigned Vn = (fieldFromInstruction(Insn, 16, 4) << 0);
  4588. Vn |= (fieldFromInstruction(Insn, 7, 1) << 4);
  4589. unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
  4590. Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
  4591. unsigned q = (fieldFromInstruction(Insn, 6, 1) << 0);
  4592. unsigned rotate = (fieldFromInstruction(Insn, 20, 2) << 0);
  4593. DecodeStatus S = MCDisassembler::Success;
  4594. auto DestRegDecoder = q ? DecodeQPRRegisterClass : DecodeDPRRegisterClass;
  4595. if (!Check(S, DestRegDecoder(Inst, Vd, Address, Decoder)))
  4596. return MCDisassembler::Fail;
  4597. if (!Check(S, DestRegDecoder(Inst, Vd, Address, Decoder)))
  4598. return MCDisassembler::Fail;
  4599. if (!Check(S, DestRegDecoder(Inst, Vn, Address, Decoder)))
  4600. return MCDisassembler::Fail;
  4601. if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
  4602. return MCDisassembler::Fail;
  4603. // The lane index does not have any bits in the encoding, because it can only
  4604. // be 0.
  4605. Inst.addOperand(MCOperand::createImm(0));
  4606. Inst.addOperand(MCOperand::createImm(rotate));
  4607. return S;
  4608. }
  4609. static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val,
  4610. uint64_t Address, const void *Decoder) {
  4611. DecodeStatus S = MCDisassembler::Success;
  4612. unsigned Rn = fieldFromInstruction(Val, 16, 4);
  4613. unsigned Rt = fieldFromInstruction(Val, 12, 4);
  4614. unsigned Rm = fieldFromInstruction(Val, 0, 4);
  4615. Rm |= (fieldFromInstruction(Val, 23, 1) << 4);
  4616. unsigned Cond = fieldFromInstruction(Val, 28, 4);
  4617. if (fieldFromInstruction(Val, 8, 4) != 0 || Rn == Rt)
  4618. S = MCDisassembler::SoftFail;
  4619. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  4620. return MCDisassembler::Fail;
  4621. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
  4622. return MCDisassembler::Fail;
  4623. if (!Check(S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
  4624. return MCDisassembler::Fail;
  4625. if (!Check(S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
  4626. return MCDisassembler::Fail;
  4627. if (!Check(S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
  4628. return MCDisassembler::Fail;
  4629. return S;
  4630. }
  4631. static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst &Inst, unsigned Val,
  4632. uint64_t Address, const void *Decoder) {
  4633. DecodeStatus S = MCDisassembler::Success;
  4634. unsigned CRm = fieldFromInstruction(Val, 0, 4);
  4635. unsigned opc1 = fieldFromInstruction(Val, 4, 4);
  4636. unsigned cop = fieldFromInstruction(Val, 8, 4);
  4637. unsigned Rt = fieldFromInstruction(Val, 12, 4);
  4638. unsigned Rt2 = fieldFromInstruction(Val, 16, 4);
  4639. if ((cop & ~0x1) == 0xa)
  4640. return MCDisassembler::Fail;
  4641. if (Rt == Rt2)
  4642. S = MCDisassembler::SoftFail;
  4643. // We have to check if the instruction is MRRC2
  4644. // or MCRR2 when constructing the operands for
  4645. // Inst. Reason is because MRRC2 stores to two
  4646. // registers so it's tablegen desc has has two
  4647. // outputs whereas MCRR doesn't store to any
  4648. // registers so all of it's operands are listed
  4649. // as inputs, therefore the operand order for
  4650. // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
  4651. // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
  4652. if (Inst.getOpcode() == ARM::MRRC2) {
  4653. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  4654. return MCDisassembler::Fail;
  4655. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  4656. return MCDisassembler::Fail;
  4657. }
  4658. Inst.addOperand(MCOperand::createImm(cop));
  4659. Inst.addOperand(MCOperand::createImm(opc1));
  4660. if (Inst.getOpcode() == ARM::MCRR2) {
  4661. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
  4662. return MCDisassembler::Fail;
  4663. if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
  4664. return MCDisassembler::Fail;
  4665. }
  4666. Inst.addOperand(MCOperand::createImm(CRm));
  4667. return S;
  4668. }
  4669. static DecodeStatus DecodeForVMRSandVMSR(MCInst &Inst, unsigned Val,
  4670. uint64_t Address,
  4671. const void *Decoder) {
  4672. const FeatureBitset &featureBits =
  4673. ((const MCDisassembler *)Decoder)->getSubtargetInfo().getFeatureBits();
  4674. DecodeStatus S = MCDisassembler::Success;
  4675. unsigned Rt = fieldFromInstruction(Val, 12, 4);
  4676. if (featureBits[ARM::ModeThumb] && !featureBits[ARM::HasV8Ops]) {
  4677. if (Rt == 13 || Rt == 15)
  4678. S = MCDisassembler::SoftFail;
  4679. Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
  4680. } else
  4681. Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder));
  4682. if (featureBits[ARM::ModeThumb]) {
  4683. Inst.addOperand(MCOperand::createImm(ARMCC::AL));
  4684. Inst.addOperand(MCOperand::createReg(0));
  4685. } else {
  4686. unsigned pred = fieldFromInstruction(Val, 28, 4);
  4687. if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
  4688. return MCDisassembler::Fail;
  4689. }
  4690. return S;
  4691. }