LowerSubregs.cpp 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. //===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
  2. //
  3. // The LLVM Compiler Infrastructure
  4. //
  5. // This file is distributed under the University of Illinois Open Source
  6. // License. See LICENSE.TXT for details.
  7. //
  8. //===----------------------------------------------------------------------===//
  9. #define DEBUG_TYPE "lowersubregs"
  10. #include "llvm/CodeGen/Passes.h"
  11. #include "llvm/Function.h"
  12. #include "llvm/CodeGen/MachineFunctionPass.h"
  13. #include "llvm/CodeGen/MachineInstr.h"
  14. #include "llvm/CodeGen/MachineRegisterInfo.h"
  15. #include "llvm/Target/TargetRegisterInfo.h"
  16. #include "llvm/Target/TargetInstrInfo.h"
  17. #include "llvm/Target/TargetMachine.h"
  18. #include "llvm/Support/Debug.h"
  19. #include "llvm/Support/Compiler.h"
  20. using namespace llvm;
  21. namespace {
  22. struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
  23. : public MachineFunctionPass {
  24. static char ID; // Pass identification, replacement for typeid
  25. LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
  26. const char *getPassName() const {
  27. return "Subregister lowering instruction pass";
  28. }
  29. /// runOnMachineFunction - pass entry point
  30. bool runOnMachineFunction(MachineFunction&);
  31. bool LowerExtract(MachineInstr *MI);
  32. bool LowerInsert(MachineInstr *MI);
  33. bool LowerSubregToReg(MachineInstr *MI);
  34. };
  35. char LowerSubregsInstructionPass::ID = 0;
  36. }
  37. FunctionPass *llvm::createLowerSubregsPass() {
  38. return new LowerSubregsInstructionPass();
  39. }
  40. bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
  41. MachineBasicBlock *MBB = MI->getParent();
  42. MachineFunction &MF = *MBB->getParent();
  43. const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
  44. const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
  45. assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
  46. MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
  47. MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
  48. unsigned DstReg = MI->getOperand(0).getReg();
  49. unsigned SuperReg = MI->getOperand(1).getReg();
  50. unsigned SubIdx = MI->getOperand(2).getImm();
  51. unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
  52. assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
  53. "Extract supperg source must be a physical register");
  54. assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
  55. "Insert destination must be in a physical register");
  56. DOUT << "subreg: CONVERTING: " << *MI;
  57. if (SrcReg != DstReg) {
  58. const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg);
  59. assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) &&
  60. "Extract subreg and Dst must be of same register class");
  61. TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
  62. #ifndef NDEBUG
  63. MachineBasicBlock::iterator dMI = MI;
  64. DOUT << "subreg: " << *(--dMI);
  65. #endif
  66. }
  67. DOUT << "\n";
  68. MBB->erase(MI);
  69. return true;
  70. }
  71. bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
  72. MachineBasicBlock *MBB = MI->getParent();
  73. MachineFunction &MF = *MBB->getParent();
  74. const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
  75. const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
  76. assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
  77. MI->getOperand(1).isImmediate() &&
  78. (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
  79. MI->getOperand(3).isImmediate() && "Invalid subreg_to_reg");
  80. unsigned DstReg = MI->getOperand(0).getReg();
  81. unsigned InsReg = MI->getOperand(2).getReg();
  82. unsigned SubIdx = MI->getOperand(3).getImm();
  83. assert(SubIdx != 0 && "Invalid index for insert_subreg");
  84. unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
  85. assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
  86. "Insert destination must be in a physical register");
  87. assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
  88. "Inserted value must be in a physical register");
  89. DOUT << "subreg: CONVERTING: " << *MI;
  90. if (DstSubReg == InsReg) {
  91. // No need to insert an identify copy instruction.
  92. DOUT << "subreg: eliminated!";
  93. } else {
  94. // Insert sub-register copy
  95. const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
  96. const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
  97. TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
  98. #ifndef NDEBUG
  99. MachineBasicBlock::iterator dMI = MI;
  100. DOUT << "subreg: " << *(--dMI);
  101. #endif
  102. }
  103. DOUT << "\n";
  104. MBB->erase(MI);
  105. return true;
  106. }
  107. bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
  108. MachineBasicBlock *MBB = MI->getParent();
  109. MachineFunction &MF = *MBB->getParent();
  110. const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
  111. const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
  112. assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
  113. (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
  114. (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
  115. MI->getOperand(3).isImmediate() && "Invalid insert_subreg");
  116. unsigned DstReg = MI->getOperand(0).getReg();
  117. unsigned SrcReg = MI->getOperand(1).getReg();
  118. unsigned InsReg = MI->getOperand(2).getReg();
  119. unsigned SubIdx = MI->getOperand(3).getImm();
  120. assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
  121. assert(SubIdx != 0 && "Invalid index for insert_subreg");
  122. unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
  123. assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
  124. "Insert superreg source must be in a physical register");
  125. assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
  126. "Inserted value must be in a physical register");
  127. DOUT << "subreg: CONVERTING: " << *MI;
  128. if (DstSubReg == InsReg) {
  129. // No need to insert an identify copy instruction.
  130. DOUT << "subreg: eliminated!";
  131. } else {
  132. // Insert sub-register copy
  133. const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
  134. const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
  135. TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
  136. #ifndef NDEBUG
  137. MachineBasicBlock::iterator dMI = MI;
  138. DOUT << "subreg: " << *(--dMI);
  139. #endif
  140. }
  141. DOUT << "\n";
  142. MBB->erase(MI);
  143. return true;
  144. }
  145. /// runOnMachineFunction - Reduce subregister inserts and extracts to register
  146. /// copies.
  147. ///
  148. bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
  149. DOUT << "Machine Function\n";
  150. bool MadeChange = false;
  151. DOUT << "********** LOWERING SUBREG INSTRS **********\n";
  152. DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
  153. for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
  154. mbbi != mbbe; ++mbbi) {
  155. for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
  156. mi != me;) {
  157. MachineInstr *MI = mi++;
  158. if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
  159. MadeChange |= LowerExtract(MI);
  160. } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
  161. MadeChange |= LowerInsert(MI);
  162. } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
  163. MadeChange |= LowerSubregToReg(MI);
  164. }
  165. }
  166. }
  167. return MadeChange;
  168. }