ProcessImplicitDefs.cpp 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. //===---------------------- ProcessImplicitDefs.cpp -----------------------===//
  2. //
  3. // The LLVM Compiler Infrastructure
  4. //
  5. // This file is distributed under the University of Illinois Open Source
  6. // License. See LICENSE.TXT for details.
  7. //
  8. //===----------------------------------------------------------------------===//
  9. #define DEBUG_TYPE "processimplicitdefs"
  10. #include "llvm/CodeGen/ProcessImplicitDefs.h"
  11. #include "llvm/ADT/DepthFirstIterator.h"
  12. #include "llvm/ADT/SmallSet.h"
  13. #include "llvm/Analysis/AliasAnalysis.h"
  14. #include "llvm/CodeGen/LiveVariables.h"
  15. #include "llvm/CodeGen/MachineInstr.h"
  16. #include "llvm/CodeGen/MachineRegisterInfo.h"
  17. #include "llvm/CodeGen/Passes.h"
  18. #include "llvm/Support/Debug.h"
  19. #include "llvm/Target/TargetInstrInfo.h"
  20. #include "llvm/Target/TargetRegisterInfo.h"
  21. using namespace llvm;
  22. char ProcessImplicitDefs::ID = 0;
  23. INITIALIZE_PASS_BEGIN(ProcessImplicitDefs, "processimpdefs",
  24. "Process Implicit Definitions.", false, false)
  25. INITIALIZE_PASS_DEPENDENCY(LiveVariables)
  26. INITIALIZE_PASS_END(ProcessImplicitDefs, "processimpdefs",
  27. "Process Implicit Definitions.", false, false)
  28. void ProcessImplicitDefs::getAnalysisUsage(AnalysisUsage &AU) const {
  29. AU.setPreservesCFG();
  30. AU.addPreserved<AliasAnalysis>();
  31. AU.addPreserved<LiveVariables>();
  32. AU.addRequired<LiveVariables>();
  33. AU.addPreservedID(MachineLoopInfoID);
  34. AU.addPreservedID(MachineDominatorsID);
  35. AU.addPreservedID(TwoAddressInstructionPassID);
  36. AU.addPreservedID(PHIEliminationID);
  37. MachineFunctionPass::getAnalysisUsage(AU);
  38. }
  39. bool
  40. ProcessImplicitDefs::CanTurnIntoImplicitDef(MachineInstr *MI,
  41. unsigned Reg, unsigned OpIdx,
  42. const TargetInstrInfo *tii_,
  43. SmallSet<unsigned, 8> &ImpDefRegs) {
  44. switch(OpIdx) {
  45. case 1:
  46. return MI->isCopy() && (MI->getOperand(0).getSubReg() == 0 ||
  47. ImpDefRegs.count(MI->getOperand(0).getReg()));
  48. case 2:
  49. return MI->isSubregToReg() && (MI->getOperand(0).getSubReg() == 0 ||
  50. ImpDefRegs.count(MI->getOperand(0).getReg()));
  51. default: return false;
  52. }
  53. }
  54. static bool isUndefCopy(MachineInstr *MI, unsigned Reg,
  55. const TargetInstrInfo *tii_,
  56. SmallSet<unsigned, 8> &ImpDefRegs) {
  57. if (MI->isCopy()) {
  58. MachineOperand &MO0 = MI->getOperand(0);
  59. MachineOperand &MO1 = MI->getOperand(1);
  60. if (MO1.getReg() != Reg)
  61. return false;
  62. if (!MO0.getSubReg() || ImpDefRegs.count(MO0.getReg()))
  63. return true;
  64. return false;
  65. }
  66. return false;
  67. }
  68. /// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
  69. /// there is one implicit_def for each use. Add isUndef marker to
  70. /// implicit_def defs and their uses.
  71. bool ProcessImplicitDefs::runOnMachineFunction(MachineFunction &fn) {
  72. DEBUG(dbgs() << "********** PROCESS IMPLICIT DEFS **********\n"
  73. << "********** Function: "
  74. << ((Value*)fn.getFunction())->getName() << '\n');
  75. bool Changed = false;
  76. const TargetInstrInfo *tii_ = fn.getTarget().getInstrInfo();
  77. const TargetRegisterInfo *tri_ = fn.getTarget().getRegisterInfo();
  78. MachineRegisterInfo *mri_ = &fn.getRegInfo();
  79. LiveVariables *lv_ = &getAnalysis<LiveVariables>();
  80. SmallSet<unsigned, 8> ImpDefRegs;
  81. SmallVector<MachineInstr*, 8> ImpDefMIs;
  82. SmallVector<MachineInstr*, 4> RUses;
  83. SmallPtrSet<MachineBasicBlock*,16> Visited;
  84. SmallPtrSet<MachineInstr*, 8> ModInsts;
  85. MachineBasicBlock *Entry = fn.begin();
  86. for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
  87. DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
  88. DFI != E; ++DFI) {
  89. MachineBasicBlock *MBB = *DFI;
  90. for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
  91. I != E; ) {
  92. MachineInstr *MI = &*I;
  93. ++I;
  94. if (MI->isImplicitDef()) {
  95. if (MI->getOperand(0).getSubReg())
  96. continue;
  97. unsigned Reg = MI->getOperand(0).getReg();
  98. ImpDefRegs.insert(Reg);
  99. if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
  100. for (const unsigned *SS = tri_->getSubRegisters(Reg); *SS; ++SS)
  101. ImpDefRegs.insert(*SS);
  102. }
  103. ImpDefMIs.push_back(MI);
  104. continue;
  105. }
  106. // Eliminate %reg1032:sub<def> = COPY undef.
  107. if (MI->isCopy() && MI->getOperand(0).getSubReg()) {
  108. MachineOperand &MO = MI->getOperand(1);
  109. if (MO.isUndef() || ImpDefRegs.count(MO.getReg())) {
  110. if (MO.isKill()) {
  111. LiveVariables::VarInfo& vi = lv_->getVarInfo(MO.getReg());
  112. vi.removeKill(MI);
  113. }
  114. MI->eraseFromParent();
  115. Changed = true;
  116. continue;
  117. }
  118. }
  119. bool ChangedToImpDef = false;
  120. for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
  121. MachineOperand& MO = MI->getOperand(i);
  122. if (!MO.isReg() || (MO.isDef() && !MO.getSubReg()) || MO.isUndef())
  123. continue;
  124. unsigned Reg = MO.getReg();
  125. if (!Reg)
  126. continue;
  127. if (!ImpDefRegs.count(Reg))
  128. continue;
  129. // Use is a copy, just turn it into an implicit_def.
  130. if (CanTurnIntoImplicitDef(MI, Reg, i, tii_, ImpDefRegs)) {
  131. bool isKill = MO.isKill();
  132. MI->setDesc(tii_->get(TargetOpcode::IMPLICIT_DEF));
  133. for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
  134. MI->RemoveOperand(j);
  135. if (isKill) {
  136. ImpDefRegs.erase(Reg);
  137. LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
  138. vi.removeKill(MI);
  139. }
  140. ChangedToImpDef = true;
  141. Changed = true;
  142. break;
  143. }
  144. Changed = true;
  145. MO.setIsUndef();
  146. // This is a partial register redef of an implicit def.
  147. // Make sure the whole register is defined by the instruction.
  148. if (MO.isDef()) {
  149. MI->addRegisterDefined(Reg);
  150. continue;
  151. }
  152. if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
  153. // Make sure other uses of
  154. for (unsigned j = i+1; j != e; ++j) {
  155. MachineOperand &MOJ = MI->getOperand(j);
  156. if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
  157. MOJ.setIsUndef();
  158. }
  159. ImpDefRegs.erase(Reg);
  160. }
  161. }
  162. if (ChangedToImpDef) {
  163. // Backtrack to process this new implicit_def.
  164. --I;
  165. } else {
  166. for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
  167. MachineOperand& MO = MI->getOperand(i);
  168. if (!MO.isReg() || !MO.isDef())
  169. continue;
  170. ImpDefRegs.erase(MO.getReg());
  171. }
  172. }
  173. }
  174. // Any outstanding liveout implicit_def's?
  175. for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
  176. MachineInstr *MI = ImpDefMIs[i];
  177. unsigned Reg = MI->getOperand(0).getReg();
  178. if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
  179. !ImpDefRegs.count(Reg)) {
  180. // Delete all "local" implicit_def's. That include those which define
  181. // physical registers since they cannot be liveout.
  182. MI->eraseFromParent();
  183. Changed = true;
  184. continue;
  185. }
  186. // If there are multiple defs of the same register and at least one
  187. // is not an implicit_def, do not insert implicit_def's before the
  188. // uses.
  189. bool Skip = false;
  190. SmallVector<MachineInstr*, 4> DeadImpDefs;
  191. for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
  192. DE = mri_->def_end(); DI != DE; ++DI) {
  193. MachineInstr *DeadImpDef = &*DI;
  194. if (!DeadImpDef->isImplicitDef()) {
  195. Skip = true;
  196. break;
  197. }
  198. DeadImpDefs.push_back(DeadImpDef);
  199. }
  200. if (Skip)
  201. continue;
  202. // The only implicit_def which we want to keep are those that are live
  203. // out of its block.
  204. for (unsigned j = 0, ee = DeadImpDefs.size(); j != ee; ++j)
  205. DeadImpDefs[j]->eraseFromParent();
  206. Changed = true;
  207. // Process each use instruction once.
  208. for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
  209. UE = mri_->use_end(); UI != UE; ++UI) {
  210. if (UI.getOperand().isUndef())
  211. continue;
  212. MachineInstr *RMI = &*UI;
  213. if (ModInsts.insert(RMI))
  214. RUses.push_back(RMI);
  215. }
  216. for (unsigned i = 0, e = RUses.size(); i != e; ++i) {
  217. MachineInstr *RMI = RUses[i];
  218. // Turn a copy use into an implicit_def.
  219. if (isUndefCopy(RMI, Reg, tii_, ImpDefRegs)) {
  220. RMI->setDesc(tii_->get(TargetOpcode::IMPLICIT_DEF));
  221. bool isKill = false;
  222. SmallVector<unsigned, 4> Ops;
  223. for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
  224. MachineOperand &RRMO = RMI->getOperand(j);
  225. if (RRMO.isReg() && RRMO.getReg() == Reg) {
  226. Ops.push_back(j);
  227. if (RRMO.isKill())
  228. isKill = true;
  229. }
  230. }
  231. // Leave the other operands along.
  232. for (unsigned j = 0, ee = Ops.size(); j != ee; ++j) {
  233. unsigned OpIdx = Ops[j];
  234. RMI->RemoveOperand(OpIdx-j);
  235. }
  236. // Update LiveVariables varinfo if the instruction is a kill.
  237. if (isKill) {
  238. LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
  239. vi.removeKill(RMI);
  240. }
  241. continue;
  242. }
  243. // Replace Reg with a new vreg that's marked implicit.
  244. const TargetRegisterClass* RC = mri_->getRegClass(Reg);
  245. unsigned NewVReg = mri_->createVirtualRegister(RC);
  246. bool isKill = true;
  247. for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
  248. MachineOperand &RRMO = RMI->getOperand(j);
  249. if (RRMO.isReg() && RRMO.getReg() == Reg) {
  250. RRMO.setReg(NewVReg);
  251. RRMO.setIsUndef();
  252. if (isKill) {
  253. // Only the first operand of NewVReg is marked kill.
  254. RRMO.setIsKill();
  255. isKill = false;
  256. }
  257. }
  258. }
  259. }
  260. RUses.clear();
  261. ModInsts.clear();
  262. }
  263. ImpDefRegs.clear();
  264. ImpDefMIs.clear();
  265. }
  266. return Changed;
  267. }