target_parallel_if_codegen.cpp 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. // Test host codegen.
  2. // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
  3. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
  4. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
  5. // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
  6. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
  7. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
  8. // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck --check-prefix SIMD-ONLY0 %s
  9. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
  10. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY0 %s
  11. // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck --check-prefix SIMD-ONLY0 %s
  12. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
  13. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY0 %s
  14. // SIMD-ONLY0-NOT: {{__kmpc|__tgt}}
  15. // Test target codegen - host bc file has to be created first.
  16. // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
  17. // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-64
  18. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
  19. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-64
  20. // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
  21. // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-32
  22. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
  23. // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-32
  24. // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
  25. // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck --check-prefix SIMD-ONLY1 %s
  26. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
  27. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY1 %s
  28. // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
  29. // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck --check-prefix SIMD-ONLY1 %s
  30. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
  31. // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY1 %s
  32. // SIMD-ONLY1-NOT: {{__kmpc|__tgt}}
  33. // expected-no-diagnostics
  34. #ifndef HEADER
  35. #define HEADER
  36. // CHECK-DAG: %struct.ident_t = type { i32, i32, i32, i32, i8* }
  37. // CHECK-DAG: [[STR:@.+]] = private unnamed_addr constant [23 x i8] c";unknown;unknown;0;0;;\00"
  38. // CHECK-DAG: [[DEF_LOC:@.+]] = private unnamed_addr global %struct.ident_t { i32 0, i32 2, i32 0, i32 0, i8* getelementptr inbounds ([23 x i8], [23 x i8]* [[STR]], i32 0, i32 0) }
  39. // CHECK-DAG: [[S1:%.+]] = type { double }
  40. // CHECK-DAG: [[ENTTY:%.+]] = type { i8*, i8*, i[[SZ:32|64]], i32, i32 }
  41. // TCHECK: [[ENTTY:%.+]] = type { i8*, i8*, i{{32|64}}, i32, i32 }
  42. // We have 6 target regions
  43. // CHECK-DAG: @{{.*}} = weak constant i8 0
  44. // CHECK-DAG: @{{.*}} = weak constant i8 0
  45. // CHECK-DAG: @{{.*}} = weak constant i8 0
  46. // CHECK-DAG: @{{.*}} = weak constant i8 0
  47. // CHECK-DAG: @{{.*}} = weak constant i8 0
  48. // CHECK-DAG: @{{.*}} = weak constant i8 0
  49. // TCHECK: @{{.+}} = weak constant [[ENTTY]]
  50. // TCHECK: @{{.+}} = weak constant [[ENTTY]]
  51. // TCHECK: @{{.+}} = weak constant [[ENTTY]]
  52. // TCHECK: @{{.+}} = weak constant [[ENTTY]]
  53. // TCHECK: @{{.+}} = weak constant [[ENTTY]]
  54. // TCHECK: @{{.+}} = weak constant [[ENTTY]]
  55. // Check target registration is registered as a Ctor.
  56. // CHECK: appending global [1 x { i32, void ()*, i8* }] [{ i32, void ()*, i8* } { i32 0, void ()* @.omp_offloading.requires_reg, i8* null }]
  57. template<typename tx>
  58. tx ftemplate(int n) {
  59. tx a = 0;
  60. #pragma omp target parallel if(parallel: 0)
  61. {
  62. a += 1;
  63. }
  64. short b = 1;
  65. #pragma omp target parallel if(parallel: 1)
  66. {
  67. a += b;
  68. }
  69. return a;
  70. }
  71. static
  72. int fstatic(int n) {
  73. #pragma omp target parallel if(n>1)
  74. {
  75. }
  76. #pragma omp target parallel if(target: n-2>2)
  77. {
  78. }
  79. return n+1;
  80. }
  81. struct S1 {
  82. double a;
  83. int r1(int n){
  84. int b = 1;
  85. #pragma omp target parallel if(parallel: n>3)
  86. {
  87. this->a = (double)b + 1.5;
  88. }
  89. #pragma omp target parallel if(target: n>4) if(parallel: n>5)
  90. {
  91. this->a = 2.5;
  92. }
  93. return (int)a;
  94. }
  95. };
  96. // CHECK: define {{.*}}@{{.*}}bar{{.*}}
  97. int bar(int n){
  98. int a = 0;
  99. S1 S;
  100. // CHECK: call {{.*}}i32 [[FS1:@.+]]([[S1]]* {{.*}}, i32 {{.*}})
  101. a += S.r1(n);
  102. // CHECK: call {{.*}}i32 [[FSTATIC:@.+]](i32 {{.*}})
  103. a += fstatic(n);
  104. // CHECK: call {{.*}}i32 [[FTEMPLATE:@.+]](i32 {{.*}})
  105. a += ftemplate<int>(n);
  106. return a;
  107. }
  108. //
  109. // CHECK: define {{.*}}[[FS1]]([[S1]]* {{%.+}}, i32 {{[^%]*}}[[PARM:%.+]])
  110. //
  111. // CHECK-DAG: store i32 [[PARM]], i32* [[N_ADDR:%.+]], align
  112. // CHECK: [[NV:%.+]] = load i32, i32* [[N_ADDR]], align
  113. // CHECK: [[CMP:%.+]] = icmp sgt i32 [[NV]], 3
  114. // CHECK: [[FB:%.+]] = zext i1 [[CMP]] to i8
  115. // CHECK: store i8 [[FB]], i8* [[CAPE_ADDR:%.+]], align
  116. // CHECK: [[CAPE:%.+]] = load i8, i8* [[CAPE_ADDR]], align
  117. // CHECK: [[TB:%.+]] = trunc i8 [[CAPE]] to i1
  118. // CHECK: [[CONV:%.+]] = bitcast i[[SZ]]* [[CAPEC_ADDR:%.+]] to i8*
  119. // CHECK: [[FB:%.+]] = zext i1 [[TB]] to i8
  120. // CHECK: store i8 [[FB]], i8* [[CONV]], align
  121. // CHECK: [[ARG:%.+]] = load i[[SZ]], i[[SZ]]* [[CAPEC_ADDR]], align
  122. //
  123. // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 4, {{.*}}, i32 1, i32 [[NT:%.+]])
  124. // CHECK-DAG: [[NT]] = select i1 %{{.+}}, i32 0, i32 1
  125. // CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
  126. // CHECK: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
  127. //
  128. // CHECK: [[FAIL]]
  129. // CHECK: call void [[HVT1:@.+]]([[S1]]* {{%.+}}, i[[SZ]] {{%.+}}, i[[SZ]] [[ARG]])
  130. // CHECK: br label {{%?}}[[END]]
  131. // CHECK: [[END]]
  132. //
  133. //
  134. //
  135. // CHECK: [[NV:%.+]] = load i32, i32* [[N_ADDR]], align
  136. // CHECK: [[CMP:%.+]] = icmp sgt i32 [[NV]], 5
  137. // CHECK: [[FB:%.+]] = zext i1 [[CMP]] to i8
  138. // CHECK: store i8 [[FB]], i8* [[CAPE_ADDR:%.+]], align
  139. // CHECK: [[CAPE:%.+]] = load i8, i8* [[CAPE_ADDR]], align
  140. // CHECK: [[TB:%.+]] = trunc i8 [[CAPE]] to i1
  141. // CHECK: [[CONV:%.+]] = bitcast i[[SZ]]* [[CAPEC_ADDR:%.+]] to i8*
  142. // CHECK: [[FB:%.+]] = zext i1 [[TB]] to i8
  143. // CHECK: store i8 [[FB]], i8* [[CONV]], align
  144. // CHECK: [[ARG:%.+]] = load i[[SZ]], i[[SZ]]* [[CAPEC_ADDR]], align
  145. // CHECK: [[NV:%.+]] = load i32, i32* [[N_ADDR]], align
  146. // CHECK: [[CMP:%.+]] = icmp sgt i32 [[NV]], 4
  147. // CHECK: br i1 [[CMP]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  148. //
  149. // CHECK: [[IF_THEN]]
  150. // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 3, {{.*}}, i32 1, i32 [[NT:%.+]])
  151. // CHECK-DAG: [[NT]] = select i1 %{{.+}}, i32 0, i32 1
  152. // CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
  153. // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
  154. // CHECK: [[FAIL]]
  155. // CHECK: call void [[HVT2:@.+]]([[S1]]* {{%.+}}, i[[SZ]] [[ARG]])
  156. // CHECK-NEXT: br label %[[END]]
  157. // CHECK: [[END]]
  158. // CHECK-NEXT: br label %[[IFEND:.+]]
  159. // CHECK: [[IF_ELSE]]
  160. // CHECK: call void [[HVT2]]([[S1]]* {{%.+}}, i[[SZ]] [[ARG]])
  161. // CHECK-NEXT: br label %[[IFEND]]
  162. // CHECK: [[IFEND]]
  163. //
  164. // CHECK: define {{.*}}[[FSTATIC]](i32 {{[^%]*}}[[PARM:%.+]])
  165. //
  166. // CHECK-DAG: store i32 [[PARM]], i32* [[N_ADDR:%.+]], align
  167. // CHECK: [[NV:%.+]] = load i32, i32* [[N_ADDR]], align
  168. // CHECK: [[CMP:%.+]] = icmp sgt i32 [[NV]], 1
  169. // CHECK: [[FB:%.+]] = zext i1 [[CMP]] to i8
  170. // CHECK: store i8 [[FB]], i8* [[CAPE_ADDR:%.+]], align
  171. // CHECK: [[CAPE:%.+]] = load i8, i8* [[CAPE_ADDR]], align
  172. // CHECK: [[TB:%.+]] = trunc i8 [[CAPE]] to i1
  173. // CHECK: [[CONV:%.+]] = bitcast i[[SZ]]* [[CAPEC_ADDR:%.+]] to i8*
  174. // CHECK: [[FB:%.+]] = zext i1 [[TB]] to i8
  175. // CHECK: store i8 [[FB]], i8* [[CONV]], align
  176. // CHECK: [[ARG:%.+]] = load i[[SZ]], i[[SZ]]* [[CAPEC_ADDR]], align
  177. // CHECK: [[CAPE2:%.+]] = load i8, i8* [[CAPE_ADDR]], align
  178. // CHECK: [[TB:%.+]] = trunc i8 [[CAPE2]] to i1
  179. // CHECK: br i1 [[TB]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  180. //
  181. // CHECK: [[IF_THEN]]
  182. // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 1, {{.*}}, i32 1, i32 [[NT:%.+]])
  183. // CHECK-DAG: [[NT]] = select i1 %{{.+}}, i32 0, i32 1
  184. // CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
  185. // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
  186. // CHECK: [[FAIL]]
  187. // CHECK: call void [[HVT3:@.+]](i[[SZ]] [[ARG]])
  188. // CHECK-NEXT: br label %[[END]]
  189. // CHECK: [[END]]
  190. // CHECK-NEXT: br label %[[IFEND:.+]]
  191. // CHECK: [[IF_ELSE]]
  192. // CHECK: call void [[HVT3]](i[[SZ]] [[ARG]])
  193. // CHECK-NEXT: br label %[[IFEND]]
  194. // CHECK: [[IFEND]]
  195. //
  196. //
  197. //
  198. // CHECK-DAG: [[NV:%.+]] = load i32, i32* [[N_ADDR]], align
  199. // CHECK: [[SUB:%.+]] = sub nsw i32 [[NV]], 2
  200. // CHECK: [[CMP:%.+]] = icmp sgt i32 [[SUB]], 2
  201. // CHECK: br i1 [[CMP]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  202. //
  203. // CHECK: [[IF_THEN]]
  204. // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 0, {{.*}}, i32 1, i32 0)
  205. // CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
  206. // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
  207. // CHECK: [[FAIL]]
  208. // CHECK: call void [[HVT4:@.+]]()
  209. // CHECK-NEXT: br label %[[END]]
  210. // CHECK: [[END]]
  211. // CHECK-NEXT: br label %[[IFEND:.+]]
  212. // CHECK: [[IF_ELSE]]
  213. // CHECK: call void [[HVT4]]()
  214. // CHECK-NEXT: br label %[[IFEND]]
  215. // CHECK: [[IFEND]]
  216. //
  217. // CHECK: define {{.*}}[[FTEMPLATE]]
  218. //
  219. // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 1, {{.*}}, i32 1, i32 1)
  220. // CHECK-NEXT: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
  221. // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
  222. //
  223. // CHECK: [[FAIL]]
  224. // CHECK: call void [[HVT5:@.+]]({{[^,]+}})
  225. // CHECK: br label {{%?}}[[END]]
  226. //
  227. // CHECK: [[END]]
  228. //
  229. //
  230. //
  231. // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 2, {{.*}}, i32 1, i32 0)
  232. // CHECK-NEXT: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
  233. // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
  234. //
  235. // CHECK: [[FAIL]]
  236. // CHECK: call void [[HVT6:@.+]]({{[^,]+}}, {{[^,]+}})
  237. // CHECK: br label {{%?}}[[END]]
  238. // CHECK: [[END]]
  239. // Check that the offloading functions are emitted and that the parallel function
  240. // is appropriately guarded.
  241. // CHECK: define internal void [[HVT1]]([[S1]]* {{%.+}}, i[[SZ]] [[PARM1:%.+]], i[[SZ]] [[PARM2:%.+]])
  242. // CHECK-DAG: store i[[SZ]] [[PARM1]], i[[SZ]]* [[B_ADDR:%.+]], align
  243. // CHECK-DAG: store i[[SZ]] [[PARM2]], i[[SZ]]* [[CAPE_ADDR:%.+]], align
  244. // CHECK-64: [[CONVB:%.+]] = bitcast i[[SZ]]* [[B_ADDR]] to i32*
  245. // CHECK: [[CONV:%.+]] = bitcast i[[SZ]]* [[CAPE_ADDR]] to i8*
  246. // CHECK-64: [[BV:%.+]] = load i32, i32* [[CONVB]], align
  247. // CHECK-32: [[BV:%.+]] = load i32, i32* [[B_ADDR]], align
  248. // CHECK-64: [[BC:%.+]] = bitcast i64* [[ARGA:%.+]] to i32*
  249. // CHECK-64: store i32 [[BV]], i32* [[BC]], align
  250. // CHECK-64: [[ARG:%.+]] = load i[[SZ]], i[[SZ]]* [[ARGA]], align
  251. // CHECK-32: store i32 [[BV]], i32* [[ARGA:%.+]], align
  252. // CHECK-32: [[ARG:%.+]] = load i[[SZ]], i[[SZ]]* [[ARGA]], align
  253. // CHECK: [[IFC:%.+]] = load i8, i8* [[CONV]], align
  254. // CHECK: [[TB:%.+]] = trunc i8 [[IFC]] to i1
  255. // CHECK: br i1 [[TB]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  256. //
  257. // CHECK: [[IF_THEN]]
  258. // CHECK: call {{.*}}void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* [[DEF_LOC]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [[S1]]*, i[[SZ]])* [[OMP_OUTLINED3:@.+]] to void (i32*, i32*, ...)*), [[S1]]* {{.+}}, i[[SZ]] [[ARG]])
  259. // CHECK: br label {{%?}}[[END:.+]]
  260. //
  261. // CHECK: [[IF_ELSE]]
  262. // CHECK: call void @__kmpc_serialized_parallel(
  263. // CHECK: call void [[OMP_OUTLINED3]](i32* {{%.+}}, i32* {{%.+}}, [[S1]]* {{.+}}, i[[SZ]] [[ARG]])
  264. // CHECK: call void @__kmpc_end_serialized_parallel(
  265. // CHECK: br label {{%?}}[[END]]
  266. //
  267. // CHECK: [[END]]
  268. //
  269. //
  270. // CHECK: define internal void [[HVT2]]([[S1]]* {{%.+}}, i[[SZ]] [[PARM:%.+]])
  271. // CHECK-DAG: store i[[SZ]] [[PARM]], i[[SZ]]* [[CAPE_ADDR:%.+]], align
  272. // CHECK: [[CONV:%.+]] = bitcast i[[SZ]]* [[CAPE_ADDR]] to i8*
  273. // CHECK: [[IFC:%.+]] = load i8, i8* [[CONV]], align
  274. // CHECK: [[TB:%.+]] = trunc i8 [[IFC]] to i1
  275. // CHECK: br i1 [[TB]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  276. //
  277. // CHECK: [[IF_THEN]]
  278. // CHECK: call {{.*}}void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* [[DEF_LOC]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [[S1]]*)* [[OMP_OUTLINED4:@.+]] to void (i32*, i32*, ...)*), [[S1]]* {{.+}})
  279. // CHECK: br label {{%?}}[[END:.+]]
  280. //
  281. // CHECK: [[IF_ELSE]]
  282. // CHECK: call void @__kmpc_serialized_parallel(
  283. // CHECK: call void [[OMP_OUTLINED4]](i32* {{%.+}}, i32* {{%.+}}, [[S1]]* {{.+}})
  284. // CHECK: call void @__kmpc_end_serialized_parallel(
  285. // CHECK: br label {{%?}}[[END]]
  286. //
  287. // CHECK: [[END]]
  288. //
  289. //
  290. // CHECK: define internal void [[HVT3]](i[[SZ]] [[PARM:%.+]])
  291. // CHECK-DAG: store i[[SZ]] [[PARM]], i[[SZ]]* [[CAPE_ADDR:%.+]], align
  292. // CHECK: [[CONV:%.+]] = bitcast i[[SZ]]* [[CAPE_ADDR]] to i8*
  293. // CHECK: [[IFC:%.+]] = load i8, i8* [[CONV]], align
  294. // CHECK: [[TB:%.+]] = trunc i8 [[IFC]] to i1
  295. // CHECK: br i1 [[TB]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  296. //
  297. // CHECK: [[IF_THEN]]
  298. // CHECK: call {{.*}}void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* [[DEF_LOC]], i32 0, void (i32*, i32*, ...)* bitcast (void (i32*, i32*)* [[OMP_OUTLINED1:@.+]] to void (i32*, i32*, ...)*))
  299. // CHECK: br label {{%?}}[[END:.+]]
  300. //
  301. // CHECK: [[IF_ELSE]]
  302. // CHECK: call void @__kmpc_serialized_parallel(
  303. // CHECK: call void [[OMP_OUTLINED1]](i32* {{%.+}}, i32* {{%.+}})
  304. // CHECK: call void @__kmpc_end_serialized_parallel(
  305. // CHECK: br label {{%?}}[[END]]
  306. //
  307. // CHECK: [[END]]
  308. //
  309. //
  310. // CHECK: define internal void [[HVT4]]()
  311. // CHECK: call {{.*}}void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* [[DEF_LOC]], i32 0, void (i32*, i32*, ...)* bitcast (void (i32*, i32*)* [[OMP_OUTLINED2:@.+]] to void (i32*, i32*, ...)*))
  312. // CHECK-NEXT: ret
  313. //
  314. //
  315. // CHECK: define internal void [[HVT5]](
  316. // CHECK-NOT: @__kmpc_fork_call
  317. // CHECK: call void @__kmpc_serialized_parallel(
  318. // CHECK: call void [[OMP_OUTLINED5:@.+]](i32* {{%.+}}, i32* {{%.+}}, i[[SZ]] {{.+}})
  319. // CHECK: call void @__kmpc_end_serialized_parallel(
  320. // CHECK: ret
  321. //
  322. //
  323. // CHECK: define internal void [[HVT6]](
  324. // CHECK-NOT: call void @__kmpc_serialized_parallel(
  325. // CHECK-NOT: call void [[OMP_OUTLINED5:@.+]](i32* {{%.+}}, i32* {{%.+}}, i[[SZ]] {{.+}})
  326. // CHECK-NOT: call void @__kmpc_end_serialized_parallel(
  327. // CHECK: call {{.*}}void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* [[DEF_LOC]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]], i[[SZ]])* [[OMP_OUTLINED5:@.+]] to void (i32*, i32*, ...)*),
  328. // CHECK: ret
  329. //
  330. //
  331. #endif