nvptx_parallel_codegen.cpp 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. // Test target codegen - host bc file has to be created first.
  2. // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=nvptx64-nvidia-cuda -emit-llvm-bc %s -o %t-ppc-host.bc
  3. // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple nvptx64-unknown-unknown -fopenmp-targets=nvptx64-nvidia-cuda -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
  4. // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=nvptx-nvidia-cuda -emit-llvm-bc %s -o %t-x86-host.bc
  5. // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple nvptx-unknown-unknown -fopenmp-targets=nvptx-nvidia-cuda -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
  6. // RUN: %clang_cc1 -verify -fopenmp -fexceptions -fcxx-exceptions -x c++ -triple nvptx-unknown-unknown -fopenmp-targets=nvptx-nvidia-cuda -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
  7. // expected-no-diagnostics
  8. #ifndef HEADER
  9. #define HEADER
  10. template<typename tx>
  11. tx ftemplate(int n) {
  12. tx a = 0;
  13. short aa = 0;
  14. tx b[10];
  15. #pragma omp target if(0)
  16. {
  17. #pragma omp parallel
  18. {
  19. int a = 41;
  20. }
  21. a += 1;
  22. }
  23. #pragma omp target
  24. {
  25. #pragma omp parallel
  26. {
  27. int a = 42;
  28. }
  29. #pragma omp parallel if(0)
  30. {
  31. int a = 43;
  32. }
  33. #pragma omp parallel if(1)
  34. {
  35. int a = 44;
  36. }
  37. a += 1;
  38. }
  39. #pragma omp target if(n>40)
  40. {
  41. #pragma omp parallel if(n>1000)
  42. {
  43. int a = 45;
  44. }
  45. a += 1;
  46. aa += 1;
  47. b[2] += 1;
  48. }
  49. #pragma omp target
  50. {
  51. #pragma omp parallel
  52. {
  53. #pragma omp critical
  54. ++a;
  55. }
  56. ++a;
  57. }
  58. return a;
  59. }
  60. int bar(int n){
  61. int a = 0;
  62. a += ftemplate<int>(n);
  63. return a;
  64. }
  65. // CHECK: [[MEM_TY:%.+]] = type { [4 x i8] }
  66. // CHECK-DAG: [[GLOBAL_RD:@.+]] = weak global [{{[0-9]+}} x [{{[0-9]+}} x [[MEM_TY]]]] zeroinitializer
  67. // CHECK-DAG: [[GLOBAL_RD_PTR:@.+]] = weak unnamed_addr constant i8* getelementptr inbounds ([{{[0-9]+}} x [{{[0-9]+}} x [[MEM_TY]]]], [{{[0-9]+}} x [{{[0-9]+}} x [[MEM_TY]]]]* [[GLOBAL_RD]], i{{[0-9]+}} 0, i{{[0-9]+}} 0, i{{[0-9]+}} 0, i{{[0-9]+}} 0, i{{[0-9]+}} 0)
  68. // CHECK-DAG: [[KERNEL_PTR:@.+]] = internal addrspace(3) global i8* null
  69. // CHECK-DAG: [[KERNEL_SIZE:@.+]] = internal unnamed_addr constant i{{64|32}} 4
  70. // CHECK-NOT: define {{.*}}void {{@__omp_offloading_.+template.+l17}}_worker()
  71. // CHECK-LABEL: define {{.*}}void {{@__omp_offloading_.+template.+l26}}_worker()
  72. // CHECK-DAG: [[OMP_EXEC_STATUS:%.+]] = alloca i8,
  73. // CHECK-DAG: [[OMP_WORK_FN:%.+]] = alloca i8*,
  74. // CHECK: store i8* null, i8** [[OMP_WORK_FN]],
  75. // CHECK: store i8 0, i8* [[OMP_EXEC_STATUS]],
  76. // CHECK: br label {{%?}}[[AWAIT_WORK:.+]]
  77. //
  78. // CHECK: [[AWAIT_WORK]]
  79. // CHECK: call void @llvm.nvvm.barrier0()
  80. // CHECK: [[KPR:%.+]] = call i1 @__kmpc_kernel_parallel(i8** [[OMP_WORK_FN]]
  81. // CHECK: [[KPRB:%.+]] = zext i1 [[KPR]] to i8
  82. // store i8 [[KPRB]], i8* [[OMP_EXEC_STATUS]], align 1
  83. // CHECK: [[WORK:%.+]] = load i8*, i8** [[OMP_WORK_FN]],
  84. // CHECK: [[SHOULD_EXIT:%.+]] = icmp eq i8* [[WORK]], null
  85. // CHECK: br i1 [[SHOULD_EXIT]], label {{%?}}[[EXIT:.+]], label {{%?}}[[SEL_WORKERS:.+]]
  86. //
  87. // CHECK: [[SEL_WORKERS]]
  88. // CHECK: [[ST:%.+]] = load i8, i8* [[OMP_EXEC_STATUS]]
  89. // CHECK: [[IS_ACTIVE:%.+]] = icmp ne i8 [[ST]], 0
  90. // CHECK: br i1 [[IS_ACTIVE]], label {{%?}}[[EXEC_PARALLEL:.+]], label {{%?}}[[BAR_PARALLEL:.+]]
  91. //
  92. // CHECK: [[EXEC_PARALLEL]]
  93. // CHECK: [[WF1:%.+]] = load i8*, i8** [[OMP_WORK_FN]],
  94. // CHECK: [[WM1:%.+]] = icmp eq i8* [[WF1]], bitcast (void (i16, i32)* [[PARALLEL_FN1:@.+]]_wrapper to i8*)
  95. // CHECK: br i1 [[WM1]], label {{%?}}[[EXEC_PFN1:.+]], label {{%?}}[[CHECK_NEXT1:.+]]
  96. //
  97. // CHECK: [[EXEC_PFN1]]
  98. // CHECK: call void [[PARALLEL_FN1]]_wrapper(
  99. // CHECK: br label {{%?}}[[TERM_PARALLEL:.+]]
  100. //
  101. // CHECK: [[CHECK_NEXT1]]
  102. // CHECK: [[WF2:%.+]] = load i8*, i8** [[OMP_WORK_FN]],
  103. // CHECK: [[WM2:%.+]] = icmp eq i8* [[WF2]], bitcast (void (i16, i32)* [[PARALLEL_FN2:@.+]]_wrapper to i8*)
  104. // CHECK: br i1 [[WM2]], label {{%?}}[[EXEC_PFN2:.+]], label {{%?}}[[CHECK_NEXT2:.+]]
  105. //
  106. // CHECK: [[EXEC_PFN2]]
  107. // CHECK: call void [[PARALLEL_FN2]]_wrapper(
  108. // CHECK: br label {{%?}}[[TERM_PARALLEL:.+]]
  109. //
  110. // CHECK: [[CHECK_NEXT2]]
  111. // CHECK: br label {{%?}}[[TERM_PARALLEL:.+]]
  112. //
  113. // CHECK: [[TERM_PARALLEL]]
  114. // CHECK: call void @__kmpc_kernel_end_parallel()
  115. // CHECK: br label {{%?}}[[BAR_PARALLEL]]
  116. //
  117. // CHECK: [[BAR_PARALLEL]]
  118. // CHECK: call void @llvm.nvvm.barrier0()
  119. // CHECK: br label {{%?}}[[AWAIT_WORK]]
  120. //
  121. // CHECK: [[EXIT]]
  122. // CHECK: ret void
  123. // CHECK: define {{.*}}void [[T6:@__omp_offloading_.+template.+l26]](i[[SZ:32|64]]
  124. // Create local storage for each capture.
  125. // CHECK: [[LOCAL_A:%.+]] = alloca i[[SZ]],
  126. // CHECK-DAG: store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
  127. // Store captures in the context.
  128. // CHECK-64-DAG:[[REF_A:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
  129. //
  130. // CHECK-DAG: [[TID:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.tid.x()
  131. // CHECK-DAG: [[NTH:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  132. // CHECK-DAG: [[WS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.warpsize()
  133. // CHECK-DAG: [[TH_LIMIT:%.+]] = sub nuw i32 [[NTH]], [[WS]]
  134. // CHECK: [[IS_WORKER:%.+]] = icmp ult i32 [[TID]], [[TH_LIMIT]]
  135. // CHECK: br i1 [[IS_WORKER]], label {{%?}}[[WORKER:.+]], label {{%?}}[[CHECK_MASTER:.+]]
  136. //
  137. // CHECK: [[WORKER]]
  138. // CHECK: {{call|invoke}} void [[T6]]_worker()
  139. // CHECK: br label {{%?}}[[EXIT:.+]]
  140. //
  141. // CHECK: [[CHECK_MASTER]]
  142. // CHECK-DAG: [[CMTID:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.tid.x()
  143. // CHECK-DAG: [[CMNTH:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  144. // CHECK-DAG: [[CMWS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.warpsize()
  145. // CHECK: [[IS_MASTER:%.+]] = icmp eq i32 [[CMTID]],
  146. // CHECK: br i1 [[IS_MASTER]], label {{%?}}[[MASTER:.+]], label {{%?}}[[EXIT]]
  147. //
  148. // CHECK: [[MASTER]]
  149. // CHECK-DAG: [[MNTH:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  150. // CHECK-DAG: [[MWS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.warpsize()
  151. // CHECK: [[MTMP1:%.+]] = sub nuw i32 [[MNTH]], [[MWS]]
  152. // CHECK: call void @__kmpc_kernel_init(i32 [[MTMP1]]
  153. // CHECK: call void @__kmpc_kernel_prepare_parallel(i8* bitcast (void (i16, i32)* [[PARALLEL_FN1]]_wrapper to i8*),
  154. // CHECK: call void @llvm.nvvm.barrier0()
  155. // CHECK: call void @llvm.nvvm.barrier0()
  156. // CHECK: call void @__kmpc_serialized_parallel(
  157. // CHECK: {{call|invoke}} void [[PARALLEL_FN3:@.+]](
  158. // CHECK: call void @__kmpc_end_serialized_parallel(
  159. // CHECK: call void @__kmpc_kernel_prepare_parallel(i8* bitcast (void (i16, i32)* [[PARALLEL_FN2]]_wrapper to i8*),
  160. // CHECK: call void @llvm.nvvm.barrier0()
  161. // CHECK: call void @llvm.nvvm.barrier0()
  162. // CHECK-64-DAG: load i32, i32* [[REF_A]]
  163. // CHECK-32-DAG: load i32, i32* [[LOCAL_A]]
  164. // CHECK: br label {{%?}}[[TERMINATE:.+]]
  165. //
  166. // CHECK: [[TERMINATE]]
  167. // CHECK: call void @__kmpc_kernel_deinit(
  168. // CHECK: call void @llvm.nvvm.barrier0()
  169. // CHECK: br label {{%?}}[[EXIT]]
  170. //
  171. // CHECK: [[EXIT]]
  172. // CHECK: ret void
  173. // CHECK-DAG: define internal void [[PARALLEL_FN1]](
  174. // CHECK: [[A:%.+]] = alloca i[[SZ:32|64]],
  175. // CHECK: store i[[SZ]] 42, i[[SZ]]* %a,
  176. // CHECK: ret void
  177. // CHECK-DAG: define internal void [[PARALLEL_FN3]](
  178. // CHECK: [[A:%.+]] = alloca i[[SZ:32|64]],
  179. // CHECK: store i[[SZ]] 43, i[[SZ]]* %a,
  180. // CHECK: ret void
  181. // CHECK-DAG: define internal void [[PARALLEL_FN2]](
  182. // CHECK: [[A:%.+]] = alloca i[[SZ:32|64]],
  183. // CHECK: store i[[SZ]] 44, i[[SZ]]* %a,
  184. // CHECK: ret void
  185. // CHECK-LABEL: define {{.*}}void {{@__omp_offloading_.+template.+l43}}_worker()
  186. // CHECK-DAG: [[OMP_EXEC_STATUS:%.+]] = alloca i8,
  187. // CHECK-DAG: [[OMP_WORK_FN:%.+]] = alloca i8*,
  188. // CHECK: store i8* null, i8** [[OMP_WORK_FN]],
  189. // CHECK: store i8 0, i8* [[OMP_EXEC_STATUS]],
  190. // CHECK: br label {{%?}}[[AWAIT_WORK:.+]]
  191. //
  192. // CHECK: [[AWAIT_WORK]]
  193. // CHECK: call void @llvm.nvvm.barrier0()
  194. // CHECK: [[KPR:%.+]] = call i1 @__kmpc_kernel_parallel(i8** [[OMP_WORK_FN]],
  195. // CHECK: [[KPRB:%.+]] = zext i1 [[KPR]] to i8
  196. // store i8 [[KPRB]], i8* [[OMP_EXEC_STATUS]], align 1
  197. // CHECK: [[WORK:%.+]] = load i8*, i8** [[OMP_WORK_FN]],
  198. // CHECK: [[SHOULD_EXIT:%.+]] = icmp eq i8* [[WORK]], null
  199. // CHECK: br i1 [[SHOULD_EXIT]], label {{%?}}[[EXIT:.+]], label {{%?}}[[SEL_WORKERS:.+]]
  200. //
  201. // CHECK: [[SEL_WORKERS]]
  202. // CHECK: [[ST:%.+]] = load i8, i8* [[OMP_EXEC_STATUS]]
  203. // CHECK: [[IS_ACTIVE:%.+]] = icmp ne i8 [[ST]], 0
  204. // CHECK: br i1 [[IS_ACTIVE]], label {{%?}}[[EXEC_PARALLEL:.+]], label {{%?}}[[BAR_PARALLEL:.+]]
  205. //
  206. // CHECK: [[EXEC_PARALLEL]]
  207. // CHECK: [[WF:%.+]] = load i8*, i8** [[OMP_WORK_FN]],
  208. // CHECK: [[WM:%.+]] = icmp eq i8* [[WF]], bitcast (void (i16, i32)* [[PARALLEL_FN4:@.+]]_wrapper to i8*)
  209. // CHECK: br i1 [[WM]], label {{%?}}[[EXEC_PFN:.+]], label {{%?}}[[CHECK_NEXT:.+]]
  210. //
  211. // CHECK: [[EXEC_PFN]]
  212. // CHECK: call void [[PARALLEL_FN4]]_wrapper(
  213. // CHECK: br label {{%?}}[[TERM_PARALLEL:.+]]
  214. //
  215. // CHECK: [[CHECK_NEXT]]
  216. // CHECK: br label {{%?}}[[TERM_PARALLEL:.+]]
  217. //
  218. // CHECK: [[TERM_PARALLEL]]
  219. // CHECK: call void @__kmpc_kernel_end_parallel()
  220. // CHECK: br label {{%?}}[[BAR_PARALLEL]]
  221. //
  222. // CHECK: [[BAR_PARALLEL]]
  223. // CHECK: call void @llvm.nvvm.barrier0()
  224. // CHECK: br label {{%?}}[[AWAIT_WORK]]
  225. //
  226. // CHECK: [[EXIT]]
  227. // CHECK: ret void
  228. // CHECK: define {{.*}}void [[T6:@__omp_offloading_.+template.+l43]](i[[SZ:32|64]]
  229. // Create local storage for each capture.
  230. // CHECK: [[LOCAL_N:%.+]] = alloca i[[SZ]],
  231. // CHECK: [[LOCAL_A:%.+]] = alloca i[[SZ]],
  232. // CHECK: [[LOCAL_AA:%.+]] = alloca i[[SZ]],
  233. // CHECK: [[LOCAL_B:%.+]] = alloca [10 x i32]*
  234. // CHECK-DAG: store i[[SZ]] [[ARG_N:%.+]], i[[SZ]]* [[LOCAL_N]]
  235. // CHECK-DAG: store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
  236. // CHECK-DAG: store i[[SZ]] [[ARG_AA:%.+]], i[[SZ]]* [[LOCAL_AA]]
  237. // CHECK-DAG: store [10 x i32]* [[ARG_B:%.+]], [10 x i32]** [[LOCAL_B]]
  238. // Store captures in the context.
  239. // CHECK-64-DAG:[[REF_N:%.+]] = bitcast i[[SZ]]* [[LOCAL_N]] to i32*
  240. // CHECK-64-DAG:[[REF_A:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
  241. // CHECK-DAG: [[REF_AA:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA]] to i16*
  242. // CHECK-DAG: [[REF_B:%.+]] = load [10 x i32]*, [10 x i32]** [[LOCAL_B]],
  243. //
  244. // CHECK-DAG: [[TID:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.tid.x()
  245. // CHECK-DAG: [[NTH:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  246. // CHECK-DAG: [[WS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.warpsize()
  247. // CHECK-DAG: [[TH_LIMIT:%.+]] = sub nuw i32 [[NTH]], [[WS]]
  248. // CHECK: [[IS_WORKER:%.+]] = icmp ult i32 [[TID]], [[TH_LIMIT]]
  249. // CHECK: br i1 [[IS_WORKER]], label {{%?}}[[WORKER:.+]], label {{%?}}[[CHECK_MASTER:.+]]
  250. //
  251. // CHECK: [[WORKER]]
  252. // CHECK: {{call|invoke}} void [[T6]]_worker()
  253. // CHECK: br label {{%?}}[[EXIT:.+]]
  254. //
  255. // CHECK: [[CHECK_MASTER]]
  256. // CHECK-DAG: [[CMTID:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.tid.x()
  257. // CHECK-DAG: [[CMNTH:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  258. // CHECK-DAG: [[CMWS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.warpsize()
  259. // CHECK: [[IS_MASTER:%.+]] = icmp eq i32 [[CMTID]],
  260. // CHECK: br i1 [[IS_MASTER]], label {{%?}}[[MASTER:.+]], label {{%?}}[[EXIT]]
  261. //
  262. // CHECK: [[MASTER]]
  263. // CHECK-DAG: [[MNTH:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  264. // CHECK-DAG: [[MWS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.warpsize()
  265. // CHECK: [[MTMP1:%.+]] = sub nuw i32 [[MNTH]], [[MWS]]
  266. // CHECK: call void @__kmpc_kernel_init(i32 [[MTMP1]]
  267. // CHECK-64: [[N:%.+]] = load i32, i32* [[REF_N]],
  268. // CHECK-32: [[N:%.+]] = load i32, i32* [[LOCAL_N]],
  269. // CHECK: [[CMP:%.+]] = icmp sgt i32 [[N]], 1000
  270. // CHECK: br i1 [[CMP]], label {{%?}}[[IF_THEN:.+]], label {{%?}}[[IF_ELSE:.+]]
  271. //
  272. // CHECK: [[IF_THEN]]
  273. // CHECK: call void @__kmpc_kernel_prepare_parallel(i8* bitcast (void (i16, i32)* [[PARALLEL_FN4]]_wrapper to i8*),
  274. // CHECK: call void @llvm.nvvm.barrier0()
  275. // CHECK: call void @llvm.nvvm.barrier0()
  276. // CHECK: br label {{%?}}[[IF_END:.+]]
  277. //
  278. // CHECK: [[IF_ELSE]]
  279. // CHECK: call void @__kmpc_serialized_parallel(
  280. // CHECK: {{call|invoke}} void [[PARALLEL_FN4]](
  281. // CHECK: call void @__kmpc_end_serialized_parallel(
  282. // br label [[IF_END]]
  283. //
  284. // CHECK: [[IF_END]]
  285. // CHECK-64-DAG: load i32, i32* [[REF_A]]
  286. // CHECK-32-DAG: load i32, i32* [[LOCAL_A]]
  287. // CHECK-DAG: load i16, i16* [[REF_AA]]
  288. // CHECK-DAG: getelementptr inbounds [10 x i32], [10 x i32]* [[REF_B]], i[[SZ]] 0, i[[SZ]] 2
  289. //
  290. // CHECK: br label {{%?}}[[TERMINATE:.+]]
  291. //
  292. // CHECK: [[TERMINATE]]
  293. // CHECK: call void @__kmpc_kernel_deinit(
  294. // CHECK: call void @llvm.nvvm.barrier0()
  295. // CHECK: br label {{%?}}[[EXIT]]
  296. //
  297. // CHECK: [[EXIT]]
  298. // CHECK: ret void
  299. // CHECK: define internal void [[PARALLEL_FN4]](
  300. // CHECK: [[A:%.+]] = alloca i[[SZ:32|64]],
  301. // CHECK: store i[[SZ]] 45, i[[SZ]]* %a,
  302. // CHECK: ret void
  303. // CHECK-LABEL: define {{.*}}void {{@__omp_offloading_.+template.+l54}}_worker()
  304. // CHECK-LABEL: define {{.*}}void {{@__omp_offloading_.+template.+l54}}(
  305. // CHECK-32: [[A_ADDR:%.+]] = alloca i32,
  306. // CHECK-64: [[A_ADDR:%.+]] = alloca i64,
  307. // CHECK-64: [[CONV:%.+]] = bitcast i64* [[A_ADDR]] to i32*
  308. // CHECK: [[GLOBAL_RD:%.+]] = load i8*, i8** [[GLOBAL_RD_PTR]],
  309. // CHECK: [[SIZE:%.+]] = load i{{64|32}}, i{{64|32}}* [[KERNEL_SIZE]],
  310. // CHECK: call void @__kmpc_get_team_static_memory(i8* [[GLOBAL_RD]], i{{64|32}} [[SIZE]], i16 0, i8** addrspacecast (i8* addrspace(3)* [[KERNEL_PTR]] to i8**))
  311. // CHECK: [[KERNEL_RD:%.+]] = load i8*, i8* addrspace(3)* [[KERNEL_PTR]],
  312. // CHECK: [[STACK:%.+]] = getelementptr inbounds i8, i8* [[KERNEL_RD]], i{{64|32}} 0
  313. // CHECK: [[BC:%.+]] = bitcast i8* [[STACK]] to %struct._globalized_locals_ty*
  314. // CHECK-32: [[A:%.+]] = load i32, i32* [[A_ADDR]],
  315. // CHECK-64: [[A:%.+]] = load i32, i32* [[CONV]],
  316. // CHECK: [[GLOBAL_A_ADDR:%.+]] = getelementptr inbounds %struct._globalized_locals_ty, %struct._globalized_locals_ty* [[BC]], i{{[0-9]+}} 0, i{{[0-9]+}} 0
  317. // CHECK: store i32 [[A]], i32* [[GLOBAL_A_ADDR]],
  318. // CHECK: call void @__kmpc_restore_team_static_memory(i16 0)
  319. // CHECK-LABEL: define internal void @{{.+}}(i32* noalias %{{.+}}, i32* noalias %{{.+}}, i32* dereferenceable{{.*}})
  320. // CHECK: [[CC:%.+]] = alloca i32,
  321. // CHECK: [[TID:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.tid.x()
  322. // CHECK: [[NUM_THREADS:%.+]] = call i32 @llvm.nvvm.read.ptx.sreg.ntid.x()
  323. // CHECK: store i32 0, i32* [[CC]],
  324. // CHECK: br label
  325. // CHECK: [[CC_VAL:%.+]] = load i32, i32* [[CC]],
  326. // CHECK: [[RES:%.+]] = icmp slt i32 [[CC_VAL]], [[NUM_THREADS]]
  327. // CHECK: br i1 [[RES]], label
  328. // CHECK: [[CC_VAL:%.+]] = load i32, i32* [[CC]],
  329. // CHECK: [[RES:%.+]] = icmp eq i32 [[TID]], [[CC_VAL]]
  330. // CHECK: br i1 [[RES]], label
  331. // CHECK: call void @llvm.nvvm.barrier0()
  332. // CHECK: [[NEW_CC_VAL:%.+]] = add nsw i32 [[CC_VAL]], 1
  333. // CHECK: store i32 [[NEW_CC_VAL]], i32* [[CC]],
  334. // CHECK: br label
  335. #endif